![Texas Instruments TMS470R1x Скачать руководство пользователя страница 96](http://html.mh-extra.com/html/texas-instruments/tms470r1x/tms470r1x_reference-manual_1097091096.webp)
Control Registers and RAM
88
7.28
MibSPI Transfer Group Control Register (TGxCTRL)
The number of transfer groups is scalable by design. Depending on the
implementation the number of transfer groups and hence the number of
transfer group control register may vary. Each transfer group can be
configured via one dedicated control register. The register description below
shows one exemplary control register which is identical for all transfer groups.
E.g. the control register for transfer group 2 is named “TG2CTRL” and is
located at address
base0+78h+4*2
.
Bits 31
TGENA.
Transfer group enable.
1 =
The corresponding transfer group is enabled. If the correct event (TRI-
GEVT) occurs at the selected source (TRIGSRC) a group transfer is
initiated if no higher prior transfer group is in active transfer mode or if
one or more higher prior transfer groups are in transfer suspend mode.
If higher prior transfer groups are in transfer mode
0 =
The corresponding transfer group is disabled. Disabling a transfer
group while a transfer is ongoing, will finish the ongoing buffer transfer
but not the whole group transfer.
Bits 30
ONESHOT.
Single transfer group transfer.
1 =
A transfer from the corresponding transfer group will be performed only
once (= one shot) after a valid trigger event at the selected trigger
source. After the transfer is finished, the TGENA control bit will be
cleared by the MibSPI and therefore no additional transfer can be trig-
gered before the host enables the transfer group again. This one shot
mode ensures that after one group transfer the host has enough time
to read the received data and to provide new transmit data.
0 =
The corresponding transfer group initiates a transfer every time a trig-
ger event occurs and TGENA is set.
Bits
31
30
29
28
27
24
23
20
19
16
078h+
4*X
TG
ENA
ONE
SHOT
PRST TGTD
Reserved
TRGEVT
TRIGSRC
X=0...15 RW-0 RW-0 RW-0
R-0
U
RW-0
RW-0
Bits
15
14
8
7
6
0
Rese
rved
PSTART
Rese
rved
PCURRENT
X=0...15
U
RW-0
U
R-0
Legend: R = Read, W = Write, C = Clear, U = Undefined,
-n
= Value after reset, x = indeterminate
Содержание TMS470R1x
Страница 2: ...2 ...