![Texas Instruments TMS470R1x Скачать руководство пользователя страница 45](http://html.mh-extra.com/html/texas-instruments/tms470r1x/tms470r1x_reference-manual_1097091045.webp)
Co
ntro
l Regi
sters and
RAM
Mu
lti
-Bu
ffer Serial
Pe
ri
phe
ra
l
Inter
face (MibSPI) (SPNU217)
37
7.2
MibSPI RAM
This section describes the MibSPI control and data RAM. The RAM support 16-bit and 32-bit writes.
The offset is relative to the Memory chip select affected to the MibSPI RAM. In the SCMRx register
(MMC) associated with the Chip select used by the MibSPI RAM, the number of wait state (WS) should
be set to:
WS = 2 + (ICLK ratio).
Example: For ICLK = 3 SYSCLK, then WS = 2 + 3 = 5
Table 4.
MibSPI RAM
Offset
Address† Register
31
15
30
14
29
13
28
12
27
11
26
10
25
9
24
8
23
7
22
6
21
5
20
4
19
3
18
2
17
1
16
0
0x00
Buffer 0
BUFMODE
CS
HOLD
LOCK
WDEL
DFSEL
CSNR
TXDATA
0x04
Buffer 1
BUFMODE
CS
HOLD
LOCK
WDEL
DFSEL
CSNR
TXDATA
...
0x1F8
Buffer 126
BUFMODE
CS
HOLD
LOCK
WDEL
DFSEL
CSNR
TXDATA
0x1FC
Buffer 127
BUFMODE
CS
HOLD
LOCK
WDEL
DFSEL
CSNR
TXDATA
Содержание TMS470R1x
Страница 2: ...2 ...