![Texas Instruments TMS470R1x Скачать руководство пользователя страница 55](http://html.mh-extra.com/html/texas-instruments/tms470r1x/tms470r1x_reference-manual_1097091055.webp)
Control Registers and RAM
Multi-Buffer Serial Peripheral Interface (MibSPI) (SPNU217B)
47
7.7
MibSPI Shift Register 1 (SPIDAT1)
Note: Accessibility of SPIDAT1 in MibSPI mode
The MibSPI kernel allows access to all bits in SPIDAT1 in MibSPI mode,
whereas in compatibility mode only the least significant 16 bits can be
writable.
Bit 31:29
Reserved.
Bit 28
CSHOLD.
Chip select hold mode
CSHOLD is considered in master mode only. In slave mode this bit has no
meaning. CSHOLD defines the behavior of the chip select line at the end of
a data transfer.
1 =
The chip select signal is held active at the end of a transfer until a con-
trol field with new data and control information is loaded into SPIDAT1.
If the new chip select information equals the previous one the active
chip select signal is extended until the end of transfer with CSHOLD
cleared or until the chip select information changes.
0 =
The chip select signal is deactivated at the end of a transfer after the
T2CDELAY time has passed. If two consecutive transfers are dedi-
cated to the same chip select this chip select signal will be shortly
deactivated before it is activated again.
Bit 27
Reserved
Bit 26
WDEL.
Enable the delay counter at the end of the current transaction.
1 = After the transaction WDELAY of the corresponding data format is
loaded into the delay counter. No transaction is performed until the
counter is reset.
0 =
No delay is inserted.
Bits
31
29
28
27
26
25
24
23
16
010h
Reserved
CS
HOLD
Reser
ved
WDEL
DFSEL
CSNR
U
RW-0
U
RW-0
RW-0
RW-0
Bits
15
0
SPIDAT1
RW-0
Legend: R = Read, W = Write, C = Clear, U = Undefined,
-n
= Value after reset, x = indeterminate
Содержание TMS470R1x
Страница 2: ...2 ...