![Texas Instruments TMS470R1x Скачать руководство пользователя страница 83](http://html.mh-extra.com/html/texas-instruments/tms470r1x/tms470r1x_reference-manual_1097091083.webp)
Control Registers and RAM
Multi-Buffer Serial Peripheral Interface (MibSPI) (SPNU217B)
75
Bits 23:20
Reserved
Bit 19
BITERRENA.
Enables interrupt on bit error.
1 =
Enables an interrupt on a bit error (BITERR = 1).
0 =
No interrupt asserted upon bit error.
Bit 18
DESYNCENA.
Enables interrupt on de-synchronized slave.
DESYNCENA is used in master mode only.
1 =
Enables an interrupt on de-synchronization of the slave (DESYNC = 1).
0 =
No interrupt asserted upon de-synchronization error.
Bit 17
PARERRENA.
Enables interrupt on parity error.
1 =
Enables an interrupt on a parity error (PARITYERR = 1).
0 =
No interrupt asserted upon parity error.
Bit 16
TIMEOUTENA.
Enables interrupt on ENA signal time-out.
1 =
Enables an interrupt on a time-out of the ENA signal (TIMEOUT = 1).
0 =
No interrupt asserted upon ENA signal time-out.
Bits 15:12
Reserved
Bit 11
BITERR.
Mismatch of internal transmit data and transmitted data.
This flag is read/clear only flag, i.e. reading the flag will automatically clear it.
1 =
A bit error occurred. The MibSPI samples the signal of the transmit pin
(master: SIMO, slave: SOMI) at the receive point (half clock cycle after
transmit point). If the sampled value differs from the transmitted value a
bit error is detected and the Flag BITERR is set. If BITERRENA is set
an interrupt is asserted. A possible reason for a bit error can be a to
high bit rate / capacitive load or another master/slave trying to transmit
at the same time.
0 =
No bit error occurred.
Содержание TMS470R1x
Страница 2: ...2 ...