![Texas Instruments TMS470R1x Скачать руководство пользователя страница 56](http://html.mh-extra.com/html/texas-instruments/tms470r1x/tms470r1x_reference-manual_1097091056.webp)
Control Registers and RAM
48
Bit 25:24
DFSEL.
Data word format select.
Bits 23:16
CSNR.
Chip select number.
CSNR defines the chip select that shall be activated during the data transfer.
Bits 15:0
SPIDAT1.
MibSPI shift data 1.
These bits make up the MibSPI shift register 1. Data is shifted out of the MSB
(bit 15) and into the LSB (bit 0).
SPIEN must be set to 1 before this register can be written to. Writing a 0 to
the SPIEN register forces the lower 16 bits of the SPIDAT1 register to 0x00.
Write to this register ONLY when using the automatic Slave Chip Select
feature. See section 2,
on page 3. A write to this
register will drive the SPISCS signal low.
When data is read from this register, the value is indeterminate because of
the shift operation. The value in the buffer register (SPIBUF) should be read
after the shift operation is complete to determine what data was shifted into
the SPIDAT1 register.
DFSEL1
DFSEL0
Description
0
0
Data word format 0 is selected (see section 7.19) for this
buffer
0
1
Data word format 1 is selected (see specification of existing
TMS470SPI) for this buffer
1
0
Data word format 2 is selected
1
1
Data word format 3 is selected
Содержание TMS470R1x
Страница 2: ...2 ...