![Texas Instruments TMS470R1x Скачать руководство пользователя страница 59](http://html.mh-extra.com/html/texas-instruments/tms470r1x/tms470r1x_reference-manual_1097091059.webp)
Control Registers and RAM
Multi-Buffer Serial Peripheral Interface (MibSPI) (SPNU217B)
51
Bit 25
TIMEOUT.
Time-out due to non-activation of ENA signal.
This flag is read/clear only flag, i.e. reading the flag will automatically clear it.
1 =
An ENA signal time-out occurred. The MibSPI generates a time-out
because the slave hasn’t responded in time by activating the ENA sig-
nal after the chip select signal has been activated. If a time-out condi-
tion is detected the corresponding chip select is deactivated
immediately and the TIMEOUT flag is set. In addition the TIMOUT flag
in the status field of the corresponding buffer and in the SPISTAT regis-
ter is set.
0 =
No ENA-signal time-out occurred.
Bits 24:18
Reserved.
Reads are undefined and writes have no effect
Bit 17
RCVR OVRN IMG.
MibSPI receiver overrun flag image.
This is a mirror bit of the RCVROVRN flag bit (SPICTRL3.2) and is used to
reduce the interrupt latency and execution time.
This bit is cleared in one of four ways.
❏
Reading the SPIBUF register
❏
Writing a 1 to this bit
❏
Writing a 0 to SPIEN (SPICTRL2.4)
❏
System reset
0 =
Overrun condition did not occur
1 =
Overrun condition has occurred
Bit 16
RXINTFLAG IMG.
MibSPI interrupt flag image.
This is a mirror bit of the RXINTFLAG bit (SPICTRL3.0).
This bit is cleared in one of four ways.
❏
Reading the SPIBUF register
❏
Writing a 1 to this bit
❏
Writing a 0 to SPIEN (SPICTRL2.4)
❏
System reset
0 =
Interrupt condition did not occur
1 =
Interrupt condition did occur
Содержание TMS470R1x
Страница 2: ...2 ...