![Texas Instruments TMS320x281 series Скачать руководство пользователя страница 5](http://html1.mh-extra.com/html/texas-instruments/tms320x281-series/tms320x281-series_reference-manual_1095203005.webp)
www.ti.com
List of Figures
1-1
eCAN Block Diagram and Interface Circuit
.............................................................................
1-2
CAN Data Frame
1-3
Architecture of the eCAN Module
........................................................................................
1-4
eCAN-A Memory Map
1-5
eCAN-B Memory Map
2-1
Mailbox-Enable Register (CANME)
......................................................................................
2-2
Mailbox-Direction Register (CANMD)
....................................................................................
2-3
Transmission-Request Set Register (CANTRS)
.......................................................................
2-4
Transmission-Request-Reset Register (CANTRR)
....................................................................
2-5
Transmission-Acknowledge Register (CANTA)
........................................................................
2-6
Abort-Acknowledge Register (CANAA)
..................................................................................
2-7
Received-Message-Pending Register (CANRMP)
.....................................................................
2-8
Received-Message-Lost Register (CANRML)
..........................................................................
2-9
Remote-Frame-Pending Register (CANRFP)
..........................................................................
2-10
Global Acceptance Mask Register (CANGAM)
.........................................................................
2-11
Master Control Register (CANMC)
.......................................................................................
2-12
Bit-Timing Configuration Register (CANBTC)
..........................................................................
2-13
Error and Status Register (CANES)
.....................................................................................
2-14
Transmit-Error-Counter Register (CANTEC)
...........................................................................
2-15
Receive-Error-Counter Register (CANREC)
............................................................................
2-16
Global Interrupt Flag 0 Register (CANGIF0)
............................................................................
2-17
Global Interrupt Flag 1 Register (CANGIF1)
............................................................................
2-18
Global Interrupt Mask Register (CANGIM)
..............................................................................
2-19
Mailbox Interrupt Mask Register (CANMIM)
............................................................................
2-20
Mailbox Interrupt Level Register (CANMIL)
.............................................................................
2-21
Overwrite Protection Control Register (CANOPC)
.....................................................................
2-22
TX I/O Control Register (CANTIOC)
.....................................................................................
2-23
RX I/O Control Register (CANRIOC)
....................................................................................
2-24
Time-Stamp Counter Register (CANTSC)
..............................................................................
2-25
Message Object Time Stamp Registers (MOTS)
......................................................................
2-26
Message-Object Time-Out Registers (MOTO)
.........................................................................
2-27
Time-Out Control Register (CANTOC)
..................................................................................
2-28
Time-Out Status Register (CANTOS)
...................................................................................
2-29
Message Identifier Register (MSGID) Register
.........................................................................
2-30
Message-Control Register (MSGCTRL)
.................................................................................
2-31
Message-Data-Low Register With DBO = 0 (CANMDL)
..............................................................
2-32
Message-Data-High Register With DBO = 0 (CANMDH)
.............................................................
2-33
Message-Data-Low Register With DBO = 1 (CANMDL)
..............................................................
2-34
Message-Data-High Register With DBO = 1 (CANMDH)
.............................................................
2-35
Local-Acceptance-Mask Register (LAM
n
..............................................................................
3-1
Initialization Sequence
3-2
CAN Bit Timing
3-3
Interrupts Scheme
SPRU074F – May 2002 – Revised January 2009
List of Figures
5