![Texas Instruments TMS320x281 series Скачать руководство пользователя страница 51](http://html1.mh-extra.com/html/texas-instruments/tms320x281-series/tms320x281-series_reference-manual_1095203051.webp)
2.15.4 Mailbox Interrupt Level Register (CANMIL)
www.ti.com
Interrupt Registers
Each of the 32 mailboxes may initiate an interrupt on one of the two interrupt lines. Depending on the
setting in the mailbox interrupt level register (CANMIL), the interrupt is generated on ECAN0INT (MIL
n
=
0) or on line ECAN1INT (MIL[
n
] = 1).
Figure 2-20. Mailbox Interrupt Level Register (CANMIL)
31
0
MIL.31:0
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 2-17. Mailbox Interrupt Level Register (CANMIL) Field Descriptions
Bit
Field
Value
Description
31:0
MIL.31:0
Mailbox interrupt level. These bits allow any mailbox interrupt level to be selected individually.
1
The mailbox interrupt is generated on interrupt line 1.
0
The mailbox interrupt is generated on interrupt line 0.
SPRU074F – May 2002 – Revised January 2009
eCAN Registers
51