![Texas Instruments TMS320x281 series Скачать руководство пользователя страница 33](http://html1.mh-extra.com/html/texas-instruments/tms320x281-series/tms320x281-series_reference-manual_1095203033.webp)
2.8
Received-Message-Lost Register (CANRML)
www.ti.com
Received-Message-Lost Register (CANRML)
An RML[
n
] bit is set if an old message has been overwritten by a new one in mailbox
n
. These bits can
only be reset by the CPU, and set by the internal logic. The bits can be cleared by a write access to the
CANRMP register with a 1 at the corresponding bit location. If the CPU tries to reset a bit and the CAN
tries to set the bit at the same time, the bit is set. The CANRML register is not changed if the OPC[
n
]
(OPC.31-0) bit is set.
If one or more of the bits in the CANRML register are set, the RMLIF (GIF0.11/ GIF1.11) bit is also set.
This can initiate an interrupt if the RMLIM (GIM.11) bit is set.
Figure 2-8. Received-Message-Lost Register (CANRML)
31
0
RML[31:0]
R-0
LEGEND: R = Read; -
n
= value after reset
Table 2-8. Received-Message-Lost Register (CANRML) Field Descriptions
Bit
Field
Value
Description
31:0
RML[31:0]
Received-message-lost bits
1
An old unread message has been overwritten by a new one in that mailbox.
0
No message was lost.
Note: The RML
n
bit is cleared by clearing the set RMP
n
bit.
SPRU074F – May 2002 – Revised January 2009
eCAN Registers
33