www.ti.com
9.10 System Control Register Descriptions
9.10.1 Introduction
System Control Register Descriptions
lists the memory-mapped registers for the System Module (SYS). See the device memory map
for
the memory address of these registers.
Table 9-3. System Module (SYS) Registers
Offset
Acronym
Register Description
Section
0h
PINMUX0
PINMUX0 - Pin Mux 0 (Video In) Pin Mux Register
4h
PINMUX1
PINMUX1 - Pin Mux 1 (Video Out) Pin Mux Register
8h
PINMUX2
PINMUX2 - Pin Mux 2 (AEMIF) Pin Mux Register
Ch
PINMUX3
PINMUX3 - Pin Mux 3 (GIO/Misc) Pin Mux Register
10h
PINMUX4
PINMUX4 - Pin Mux 4 (Misc) Pin Mux Register
14h
BOOTCFG
Boot Configuration
18h
ARM_INTMUX
Multiplexing Control for Interrupts
1Ch
EDMA_EVTMUX
Multiplexing Control for EDMA Events
20h
DDR_SLEW
DDR Slew Rate
24h
CLKOUT
CLKOUT div/out Control
28h
DEVICE_ID
Device ID
2Ch
VDAC_CONFIG
Video DAC Configuration
30h
TIMER64_CTL
TIMER64_CTL - Input Control
34h
USB_PHY_CTRL
USB PHY Control
38h
MISC
Miscellaneous Control
3Ch
MSTPRI0
Master Priorities Reg0
40h
MSTPRI1
Master Priorities Reg1
44h
VPSS_CLK_CTRL
VPSS Clock Mux Control
48h
DEEPSLEEP
DEEPSLEEP Configuration
50h
DEBOUNCE0
DEBOUNCE - Debounce for GIO0 Input
54h
DEBOUNCE1
DEBOUNCE - Debounce for GIO1 Input
58h
DEBOUNCE2
DEBOUNCE - Debounce for GIO2 Input
5Ch
DEBOUNCE3
DEBOUNCE - Debounce for GIO3 Input
60h
DEBOUNCE4
DEBOUNCE - Debounce for GIO4 Input
64h
DEBOUNCE5
DEBOUNCE - Debounce for GIO5 Input
68h
DEBOUNCE6
DEBOUNCE - Debounce for GIO6 Input
6Ch
DEBOUNCE7
DEBOUNCE - Debounce for GIO7 Input
70h
VTPIOCR
VTP IO Control Register
SPRUFB3 – September 2007
System Control Module
117