www.ti.com
9.10.15 USB_PHY_CTRL - USB PHY Control
System Control Register Descriptions
The USB_PHY_CTL register controls various features of the USB PHY.
Figure 9-14. USB_PHY_CTRL - USB PHY Control
31
16
RESERVED
R-0
15
12
11
10
9
8
RESERVED
DATAPOL
PHYCLKSRC
PHYCLKGD
R-0
R/W-0
R/W-0
R-0
7
6
5
4
3
2
1
0
SESNDEN
VBDTCTEN
VBUSENS
PHYPLLON
RESERVED
VPSS_
OTGPDWN
PHYPDWN
OSCPDWN
R/W-1
R/W-1
R-0
R/W-0
R-0
R/W-1
R/W-1
R/W-1
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 9-17. USB_PHY_CTRL - USB PHY Control Field Descriptions
Bit
Field
Value
Description
31-12
RESERVED
Reserved
11
DATAPOL
USB PHY data polority inviersion
0
USB PHY data polarity no invoersion
1
USB PHY data polarity invoersion
10-9
PHYCLKSRC
USB HY input clock source
0
24MHz directly from crystal
1
12MHz (after dividing 36 MHz crystal by 3)
2
PLLC1.sysclk3 (backup in case 27MHz crystal is used)
3
_RESV
8
PHYCLKGD
USB PHY Power and Clock Good
0
Phy power not ramped or PLL not locked
1
Phy power is good and PLL is locked
7
SESNDEN
Session End Comparator enable
0
comparator disabled
1
comparator enabled
6
VBDTCTEN
vbus comparator enable
0
comparators (except session end) disabled
1
comparators (except session end) enabled
5
VBUSENS
OTG analog block VBUSSENSE output status
0
vbus not present (<0.5V)
1
vbus present (>0.5V)
4
PHYPLLON
USB PHY PLL suspend override
0
Normal PLL operation
1
Override PLL suspend state
3
RESERVED
Reserved
2
VPSS_OSCPDW
VPSS oscillator power down control
N
0
VPSS MXI2 powered
1
VPSS MXI2 power off
1
OTGPDWN
USB OTG analog block power down control
0
OTG analog block powered
1
OTG analog block power off
136
System Control Module
SPRUFB3 – September 2007