www.ti.com
4.1.1 ARM Internal Memories
4.1.2 External Memories
Memory Map
The ARM has access to the following ARM internal memories:
•
32KB ARM Internal RAM on TCM interface, logically separated into two 16KB pages to allow
simultaneous access on any given cycle, if there are separate accesses for code (I-TCM bus) and data
(D-TCM) to the different memory regions.
•
8KB ARM Internal ROM
Note:
By default, ARM access to internal memory is with one wait-state. However, if the ARM clock
frequency is less than or equal to 150 MHz, you may configure ARM access to internal
memory to be zero wait-state. To configure the wait-state use the bit AIM_WAIST in the
Miscellaneous Control register (MISC) in the System Control Module. MISC is described in
The ARM has access to the following external memories:
•
DDR2 / mDDR Synchronous DRAM
•
Asynchronous EMIF/OneNand
•
NAND Flash
•
External Host Devices
Additionally, the ARM has access to the various common media storage card interfaces.
Memory Mapping
30
SPRUFB3 – September 2007