List of Tables
3-1
Exception Vector Table for ARM
.........................................................................................
3-2
Different Address Types in ARM System
...............................................................................
3-3
ITCM/DTCM Memory Map
................................................................................................
3-4
ITCM/DTCM Size Encoding
...............................................................................................
3-5
ETM Part Descriptions
4-1
DM355 Memory Map
4-2
DM355 ARM Configuration Bus Access to Peripherals
...............................................................
6-1
PLLC1 Output Clocks
6-2
PLLC2 Output Clocks
6-3
PLL and Reset Controller Module Instance Table
.....................................................................
6-4
PLLC Registers
6-5
Peripheral ID Register (PID) Field Descriptions
........................................................................
6-6
PLL Control Register (PLLCTL) Field Descriptions
....................................................................
6-7
PLL Multiplier Control Register (PLLM) Field Descriptions
...........................................................
6-8
PLL Pre-Divider Control (PREDIV) Field Descriptions
................................................................
6-9
PLL Controller Divider 1 Register (PLLDIV1) Field Descriptions
....................................................
6-10
PLL Controller Divider 2 Register (PLLDIV2) Field Descriptions
....................................................
6-11
PLL Controller Divider 3 Register (PLLDIV3) Field Descriptions
....................................................
6-12
PLL Post-Divider Control (POSTDIV) Field Descriptions
.............................................................
6-13
Bypass Divider Register (BPDIV) Field Descriptions
..................................................................
6-14
PLL Controller Command Register (PLLCMD) Field Descriptions
...................................................
6-15
PLL Controller Status (PLLSTAT) Field Descriptions
.................................................................
6-16
PLL Controller Clock Align Control (ALNCTL) Field Descriptions
...................................................
6-17
PLLDIV Ratio Change Status (DCHANGE) Field Descriptions
......................................................
6-18
Clock Enable Control Register (CKEN) Field Descriptions
...........................................................
6-19
Clock Status Register (CKSTAT) Field Descriptions
..................................................................
6-20
SYSCLK Status Register (SYSTAT) Field Descriptions
..............................................................
6-21
PLL Controller Divider 4 Register (PLLDIV4) Field Descriptions
....................................................
7-1
Module Configuration
7-2
Module States
7-3
IcePick Emulation Commands
............................................................................................
7-4
PSC Interrupt Events
7-5
PSC Registers
7-6
Peripheral Revision and Class Information Register (PID) Field Descriptions
.....................................
7-7
Interrupt Evaluation Register (INTEVAL) Field Descriptions
.........................................................
7-8
Module Error Pending Register 0 (mod 0 - 31) (MERRPR0) Field Descriptions
..................................
7-9
Module Error Pending Register 1 (mod 32 - 41) (MERRPR1) Field Descriptions
.................................
7-10
Module Error Clear Register 0 (mod 0-31) (MERRCR0) Field Descriptions
.......................................
7-11
Module Error Clear Register 1 (mod 32-41) (MERRCR1) Field Descriptions
......................................
7-12
Power Error Pending Register (PERRPR) Field Descriptions
........................................................
7-13
Power Error Clear Register (PERRCR) Field Descriptions
...........................................................
7-14
External Power Control Pending Register (EPCPR) Field Descriptions
............................................
7-15
External Power Control Clear Register (EPCCR) Field Descriptions
...............................................
7-16
Power Domain Transition Command Register (PTCMD) Field Descriptions
.......................................
7-17
Power Domain Transition Status Register (PTSTAT) Field Descriptions
...........................................
7-18
Power Domain Status n Register (PDSTATn) Field Descriptions
...................................................
7-19
Power Domain Control n Register (PDCTLn) Field Descriptions
....................................................
7-20
Module Status n Register 0-41 (MDSTATn) Field Descriptions
......................................................
7-21
Module Control n Register 0-41 (MDCTLn) Field Descriptions
......................................................
10
List of Tables
SPRUFB3 – September 2007