www.ti.com
8.4.7 Interrupt Enable Register 0 (EINT0)
INTC Registers
The interrupt enable register 0 (EINT0) is shown in
and described in
.
Figure 8-11. Interrupt Enable Register 0 (EINT0)
31
16
EINT[31:0]
R/W-0
15
0
EINT[31:0]
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 8-9. Interrupt Enable Register 0 (EINT0) Field Descriptions
Bit
Field
Value
Description
31-0
EINT[31:0]
Interrupt enable for INTx.
0
Mask interrupt
1
Enable interrupt
100
Interrupt Controller
SPRUFB3 – September 2007