Hardware Reset (RS)
3-23
CPU Interrupts and Reset
3.7 Hardware Reset (RS)
When asserted, the reset input signal (RS) places the CPU into a known state.
As part of a hardware reset, all current operations are aborted, the pipeline is
flushed, and the CPU registers are reset as shown in Table 3
RESET interrupt vector is fetched and the corresponding interrupt service rou-
tine is executed. For the reset condition of signals, see the data sheet for your
particular C28x DSP. Also see the your data sheet for specific information on
the process for resetting your DSP. Although RS cannot be masked, there are
some debug execution states in which RS is not serviced (see section 7.4,
Execution Control Modes
Table 3
−
5. Registers After Reset
Register
Bit(s)
Value After Reset
Comments
ACC
all
0000
0000
16
XAR0
all
0000 0000
16
XAR1
all
0000 0000
16
XAR2
all
0000 0000
16
XAR3
all
0000 0000
16
XAR4
all
0000 0000
16
XAR5
all
0000 0000
16
XAR6
all
0000
0000
16
XAR7
all
0000
0000
16
DP
all
0000
16
DP points to data page 0.
IFR
16 bits
0000
16
There are no pending
interrupts. All interrupts
pending at the time of
reset have been cleared.
IER
16 bits
0000
16
Maskable interrupts are
disabled in the IER.
DBGIER
all
0000
16
Maskable interrupts are
disabled in the DBGIER.
Note:
The registers listed in this table are introduced in section 2.2,
CPU Registers
, on page
Содержание TMS320C28x
Страница 30: ...1 12...
Страница 80: ...This page intentionally left blank 2 50 This page intentionally left blank...
Страница 269: ...IN loc16 PA 6 112 MOV AL 0 AL 0 UOUT IORegC AL IOspace IORegC AL 10...
Страница 308: ...MAXCUL P loc32 6 151 Saturate MOVL Var64 2 ACC Store result into Var64 MOVL Var64 P...
Страница 509: ...SUBL ACC P PM 6 352 SUBL ACC P PM ACC S B 11 M X 4 MOVH Y ACC 5 Store Q15 result into Y...
Страница 585: ...This page intentionally left blank 7 32 This page intentionally left blank...