Register Operations
6-15
C28x Assembly Language Instructions
2. Register Operations (Continued)
Mnemonic
Page
Description
Branch/Call/Return Operations (Continued)
XCALL
pma,COND
C2XLP source-compatible conditional call
XCALL
pma,*,ARPn
C2XLP source-compatible call with ARP modification
XCALL
*AL
C2XLP source-compatible indirect call
XRET
Alias for XRETC UNC
XRETC
COND
C2XLP source-compatible conditional return
Interrupt Register Operations
AND
IER,#16bit
Bitwise AND to disable specified CPU interrupts
AND
IFR,#16bit
Bitwise AND to clear pending CPU interrupts
IACK
#16bit
Interrupt acknowledge
INTR
INT1/../INT14
NMI
EMUINT
DLOGINT
RTOSINT
Emulate hardware interrupts
MOV
IER,loc16
Load the interrupt-enable register
MOV
loc16,IER
Store interrupt enable register
OR
IER,#16bit
Bitwise OR
OR
IFR,#16bit
Bitwise OR
TRAP
#0..31
Software trap
Status Register Operations (ST0, ST1)
CLRC
Mode
Clear status bits
CLRC
XF
Clear the XF status bit and output signal
CLRC
C28ADDR
AMODE
Clear the AMODE bit
Clear the AMODE status bit
CLRC
C27OBJ
OBJMODE
Clear the OBJMODE bit
Clear the OBJMODE bit
CLRC
C27MAP
M0M1MAP
Clear the M0M1MAP bit
Set the M0M1MAP bit
Содержание TMS320C28x
Страница 30: ...1 12...
Страница 80: ...This page intentionally left blank 2 50 This page intentionally left blank...
Страница 269: ...IN loc16 PA 6 112 MOV AL 0 AL 0 UOUT IORegC AL IOspace IORegC AL 10...
Страница 308: ...MAXCUL P loc32 6 151 Saturate MOVL Var64 2 ACC Store result into Var64 MOVL Var64 P...
Страница 509: ...SUBL ACC P PM 6 352 SUBL ACC P PM ACC S B 11 M X 4 MOVH Y ACC 5 Store Q15 result into Y...
Страница 585: ...This page intentionally left blank 7 32 This page intentionally left blank...