Register Operations
6-16
2. Register Operations (Continued)
Mnemonic
Page
Description
Status Register Operations (ST0, ST1) (Continued)
CLRC
ZAP
OVC
OVC
Clear OVC bits
Clear overflow counter
DINT
Disable maskable interrupts (set INTM bit)
EINT
Enable maskable interrupt (clear INTM bit)
MOV
PM,AX
Load product shift mode bits PM = AX(2:0)
MOV
OVC,loc16
Load the overflow counter
MOVU
OVC,loc16
Load overflow counter with unsigned value
MOV
loc16,OVC
Store the overflow counter
MOVU
loc16,OVC
Store the unsigned overflow counter
SETC
Mode
Set multiple status bits
SETC
XF
Set XF bit and output signal
SETC
C28MAP
M0M1MAP
Set M0M1MAP bit
Set the M0M1MAP bit
SETC
C28OBJ
OBJMODE
Set OBJMODE bit
Set the OBJMODE bit
SETC
LPADDR
AMODE
Set AMODE bit
Alias for SETC AMODE
SPM
PM
Set product shift mode bits
Miscellaneous Operations
ABORTI
Abort interrupt
ASP
Align stack pointer
EALLOW
Enable access to protected space
IDLE
Put processor in IDLE mode
NASP
Un-align stack pointer
NOP
{*ind}
No operation with optional indirect address modification 6-250
ZAPA
Zero accumulator P register and OVC
EDIS
Disable access to protected space
Содержание TMS320C28x
Страница 30: ...1 12...
Страница 80: ...This page intentionally left blank 2 50 This page intentionally left blank...
Страница 269: ...IN loc16 PA 6 112 MOV AL 0 AL 0 UOUT IORegC AL IOspace IORegC AL 10...
Страница 308: ...MAXCUL P loc32 6 151 Saturate MOVL Var64 2 ACC Store result into Var64 MOVL Var64 P...
Страница 509: ...SUBL ACC P PM 6 352 SUBL ACC P PM ACC S B 11 M X 4 MOVH Y ACC 5 Store Q15 result into Y...
Страница 585: ...This page intentionally left blank 7 32 This page intentionally left blank...