Theory of Operation— 2230 Service
Transistors Q770, Q775, and Q779, as one-half of the
complementary differential circuit, form a cascode-
feedback amplifier for driving the right crt horizontal
deflection plate. Amplifier gain is set by R775, with C775
providing high-frequency compensation. For low-speed sig
nals, Q779 serves as a current source for Q775. At high
sweep rates, the deflection signal is coupled through C779
to the emitter of Q779 to provide added pull-up output
current to drive the crt. The amplifier formed by Q780,
Q785, and Q789 drives the left crt horizontal deflection
plate in the same manner as described above, with zener
diode VR782 shifting the collector signal level of Q780 to
the correct level to drive the emitter Q785.
The BEAM FIND function is active when S390 is
pushed in to disconnect the cathode of CR764 from the
— 8.6 V supply. The voltage on the cathode of VR764
goes positive, causing CR780 and CR770 to be forward
biased. Current from R764 causes the output common
mode voltage of the two shunt-feedback amplifiers to be
shifted negative to reduce the available voltage swing at
the crt plates. This stopl the trace from being deflected
off-screen horizontally. The BEAM FIND voltage also goes
to the Vertical Output Amplifier, and the vertical deflection
is limited in that circuit when the voltage is removed.
A circuit formed by Q7501 and Q7502 supplies refer
ence voltages for the 1 K and 4 K storage acquisitions and
for the variable SEC/DIV control, R721. Transistor Q7502
provides a 0.6 V drop from the - 8 .6 V supply to generate
a —8 V reference for the IK REF and one end of poten
tiometer R721. The 4K REF is produced by Q7501 and is
adjusted by using the RATIO ADJ potentiometer to set the
correct ratio for the two reference voltages. This reference
level also goes to the other end of R721. The wiper volt
age of R721 is the HOR REF voltage for the A and B
Sweep timing resistors in NONSTORE mode. In STORE
mode, either the IK REF or the 4K REF voltage level is
applied to the A and B Sweep timing resistors. Switching
between reference levels for the different modes is done
by the Storage Panel ACQUISITION switches (located on
Diagram 14).
Probe Adjust
The Probe Adjust circuitry, shown on Diagram 7, is a
square-wave generator and diode switching network that
produces a negative-going square-wave signal at PROBE
ADJUST connector J9900. Amplifier U985 forms a multivi
brator that has an oscillation period set by the time con
stant of R987 and C987. When the output of the multivi
brator is at the positive supply voltage, CR988 is forward
biased. This reverse biases CR989, and the PROBE
ADJUST connector signal is held at ground potential by
R990. When the multivibrator output switches states, and
is at the negative supply voltage level, CR988 is reverse
biased. Diode CR989 becomes forward biased, and the cir
cuit output level drops to approximately —0.5 V.
MICROPROCESSOR AND
STORE-PANEL CONTROLS
The Microprocessor, shown on Diagram 14, directs the
operation of the Storage and digital circuitry in the oscillo
scope by following firmware control instructions stored in
the Microprocessor memory. The Store-Panel Controls are
monitored by the Microprocessor to detect when a
Storage operation is selected. The rest of the significant
front-panel controls are monitored through the Front-Panel
A-to-D converter and I/O interface circuitry. Circuit opera
tion is then directed by the Microprocessor to perform the
selected operation.
Microprocessor, Clock, and Timer
Microprocessor U9111 is the center of control activities.
It has an eight-bit combination bidirectional data bus for
information transfer and addressing (ADO through AD7)
and a 12-bit address bus for selecting the source or desti
nation of the data transfers (A8 through A19). Precise tim
ing of instruction execution, addressing, and data transfer
is provided by an external, crystal-controlled oscillator,
shown on Diagram 18 and Clock Generator U9104.
A divide-by-three circuit in Clock Generator U9104
reduces the 20 MHz external input from the crystal oscilla
tor circuit to 6.7 MHz for clocking the Microprocessor. An
output from the 6.7 MHz clocking signal also drives the
Display Controller (U9208 on Diagram 15) to time those
devices. Another clock signal (PCLK) output, at one-half
the Microprocessor clock frequency (3.3 MHz), is supplied
to the input to U9108, a binary ripple counter that pro
duces a lower frequency timing signal. The 6.7 MHz signal
is also included in the Control Bus to provide a clocking
signal for future options.
The RESET output of U9104 provides a power-on reset
signal under normal operation or a manual reset using
jumper connector P9104. The RES voltage level at pin 11
is held below the switching threshold of an internal Schmitt
Trigger circuit after the power is applied for a time period
set by the RC time constant of R9107 and C9107. This
holds the Microprocessor in the reset state until the power
supply voltages are high enough to permit normal opera
tion of the digital circuitry. The Microprocessor is held
reset during the delay period. Manually moving jumper
P9104 to the RESET position forces a reset of the
Microprocessor and the Display Controller.
The only RAM available for general use is the Display
RAM. It’s access is mediated by the Display Controller
and associated circuitry. To allow the Display Controller to
have first priority access to the RAM, the RDY1 input to
the clock generator is used to tell the Microprocessor to
wait for access to the RAM.
3 -2 5
Содержание 2230
Страница 12: ...2230 Service X The 2230 Digital Storage Oscilloscope 4998 01 ...
Страница 32: ...Operating Information 2230 Service 4998 04 Figure 2 4 Power and display controls and power on indicator 2 5 ...
Страница 33: ...Operating Information 2230 Service Figure 2 5 Vertical controls and connectors 2 6 ...
Страница 48: ...Operating Information 2230 Service Figure 2 11 X Y Plotter interfacing ...
Страница 56: ...Theory of Operation 2230 Service 4999 01 3 2 Figure 3 1 Simplified block diagram ...
Страница 68: ...Operating Information 2230 Service Figure 2 11 X Y Plotter interfacing ...
Страница 76: ...Theory of Operation 2230 Service 4999 01 3 2 Figure 3 1 Simplified block diagram ...
Страница 82: ...Theory of Operation 2230 Service 510 499 9 02 Figure 3 2 Block diagram of the Channel 1 Attenuator circuit 3 8 ...
Страница 98: ...Theory of Operation 2230 Service 499 9 06 Figure 3 6 Horizontal Amplifier block diagram 3 24 ...
Страница 111: ...Theory of Operation 2230 Service 3 37 Figure 3 9 Acquisition Memory timing ...
Страница 190: ...Maintenance 2230 Service 999 14 Figure 6 3 Isolated kernel timing 6 9 ...
Страница 218: ...Maintenance 2230 Service 4999 37 Figure 6 7 Location of screws and spacers on the Storage circuit board 6 37 ...
Страница 329: ...PUT Figure 9 2 S em ico n d u cto r lea d co n fig u ratio n s ...
Страница 332: ...2230Service CHASSIS MOUNTED PARTS ...
Страница 334: ...A14 CH 1 LOGIC BOARD ...
Страница 337: ......
Страница 344: ...u sr z z o 1 ...
Страница 347: ...i n 5 a O Q q o u S a o h UJ s a b c d e f g h j k l m n ...
Страница 352: ......
Страница 355: ...WAVEFORMS FOR DIAGRAM 5 4999 83 ...
Страница 358: ...I W L U O U rc a 4 2 s ...
Страница 361: ...WAVEFORMS FOR DIAGRAM 6 S 84 ...
Страница 362: ...2230 Service TEST SCOPE TRIGGERED ON U665 PIN 8 FOR WAVEFORMS 31 THROUGH 33 ...
Страница 365: ... I I ...
Страница 366: ...A 1 6 S W E E P R EFEREN CE BOARD FIG 9 17 2230 Service Figure 9 17 A16 Sweep Reference board ...
Страница 369: ... o 0 UJU sa eg aiu c u J in su eg 5 C sis n g e s o N QO ...
Страница 371: ...Static Sensitive Devices See Maintenance Section CM I rv CD o 2230 Service ...
Страница 378: ......
Страница 384: ... I I c o C u o a 5 r O tD v j If 3 IV if I I ci if 5 3 I ...
Страница 386: ......
Страница 388: ...H K L M N 7 8 8 2 2 3 0 INPUT OUTFUT WIRING INTERCONNECT ...
Страница 392: ...W A V E F O R M S F O R D IA G R A M 14 ...
Страница 393: ...2230Service 0 0 d s t 4 9 9 9 9 5 ...
Страница 394: ...2230 Service TEST SCOPE TRIGGERED ON U911 PIN 21 FOR WAVEFORMS 64 THROUGH 69 4999 92 ...
Страница 396: ... ...
Страница 397: ...WAVEFORMS FOR DIAGRAM 15 TEST SCOPE TRIGGERED ON U9111 PIN 21 FOR WAVEFORMS 70 THROUGH 77 ...
Страница 399: ......
Страница 403: ......
Страница 404: ......
Страница 405: ......
Страница 406: ...2230 Service n CD O O i 0 s a f s s o m O F ig u re 9 5 D e ta ile d S to ra g e b lo c k diagram 4999 22 ...
Страница 409: ......
Страница 415: ...IMF PU TPR A IR TM FQ U I W A V E F O R M SF O RO IA G R A M1 5 W A V E F O R M SF O R i ...
Страница 417: ...4999 9S ...
Страница 419: ...i s 5 0 C C p F 2 CC p 2 a u 4 I s c c O 2 e e o 5 a o 5 i 2 i f 2 E C 52 ...
Страница 421: ...TEST SCOPE TRIGGERED ON U4105 PIN 9 FOR WAVEFORMS 121 AND 122 TEST SCOPE TRIGGERED ON U4227 PIN 10 i 4999 97 ...
Страница 423: ...W A V E F O R M SF O RD IA G R A M1 8 O c n ...
Страница 424: ...Figure 9 22 A11A1 Input Output board ...
Страница 427: ...WAVEFORMS FOR DIAGRAM 19 TEST SCOPE TRIGGERED ON U6103 PIN 1 FOR WAVEFORMS 126 AND 127 4999 98 ...
Страница 430: ...Figure 9 23 A11A2 Vector Generator board ...
Страница 434: ...49 9 9 tOO ...
Страница 436: ......
Страница 437: ...22 3 0 S ervice W A V E F O R M S F O R D I A G R A M 2 1 m f n h ...
Страница 442: ...WAVEFORMS FOR DIAGRAM 22 4999 78 ...
Страница 443: ...XY PLOTTER BOARD DIAGRAM 22 See Parts List for serial number ranges ...
Страница 444: ... u i o IO U J J i o D U I 1 t ir u j t O 0 X I c a a 3 4 2230 4999 71 REV FE8 1987 XY PLOTTER BOARD 22 ...
Страница 447: ...A21 RS 232 OPTION BOARD Flfi A 9 K 01 01 W M ...
Страница 450: ......
Страница 452: ...COMPONENT NUMBER EXAMPLE ...
Страница 455: ...r n n i i i i n O T IA ll D A A o n XY PLOTTER BOARD P in A23 OPTION MEMORY BOARD FIG 9 27 A22 GPIB OPTION BOARD ...
Страница 459: ...A16 SWEEP REFERENCE ADJUSTMENT LOCATION ...
Страница 467: ...2230 Service ...
Страница 468: ......
Страница 474: ......
Страница 475: ...2230 Service ...
Страница 476: ...2230 Service ...
Страница 477: ... D ...
Страница 483: ...2230 Service ...