Si53xx-RM
Rev. 0.52
63
6.1.3. CKOUT3 and CKOUT4 (Si5365 and Si5366)
Submultiples of the output frequency on CKOUT1 and CKOUT2 can be produced on the CKOUT3 and CKOUT4
outputs using the DIV34 [1:0] control pins as shown in Table 19.
6.1.4. Loop bandwidth (Si5316, Si5322, Si5323, Si5365, Si5366)
The loop bandwidth (BW) is digitally programmable using the BWSEL [1:0] input pins. The device operating
frequency should be determined prior to loop bandwidth configuration because the loop bandwidth is a function of
the phase detector input frequency and the PLL feedback divider setting. Use DSPLLsim to calculate these values
automatically. This utility is available for download from
www.silabs.com/timing
.
6.1.5. Jitter Tolerance (Si5316, Si5323, Si5366)
Refer to "5.2.3. Jitter Tolerance" on page 48.
6.1.6. Narrowband Performance (Si5316, Si5323, Si5366)
The DCO uses the reference clock on the XA/XB pins as its reference for jitter attenuation. The XA/XB pins support
either a crystal oscillator or an input buffer (single-ended or differential) so that an external oscillator can be used
as the reference source. The reference source is chosen with the RATE [1:0] pins. In both cases, there are wide
margins in the absolute frequency of the reference input because it is a fixed frequency reference and is only used
as a jitter reference and holdover reference (see "6.4. Digital Hold/VCO Freeze" on page 69).
However, care must be taken in certain areas for optimum performance. For details on this subject, refer to
"Appendix B—Frequency Plans and Jitter Performance (Si5316, Si5319, Si5323, Si5324, Si5326, Si5327, Si5366,
Si5368, Si5369, Si5374, Si5375)" on page 121. For examples of connections to the XA/XB pins, refer to "8.4.
Crystal/Reference Clock Interfaces (Si5316, Si5319, Si5323, Si5324, Si5326, Si5327, Si5366, Si5368, Si5369,
Si5374, and Si5375)" on page 112.
6.1.7. Input-to-Output Skew (Si5316, Si5323, Si5366)
The input-to-output skew for these devices is not controlled.
6.1.8. Wideband Performance (Si5322 and Si5365)
These devices operate as wideband clock multipliers without an external resonator or reference clock. They are
ideal for applications where the input clock is already low jitter and only simple clock multiplication is required. A
limited selection of clock multiplication factors is available (See Table 16, Table 17, and
Table 18).
6.1.9. Lock Detect (Si5322 and Si5365)
A PLL loss of lock indicator is not available in these parts.
6.1.10. Input-to-Output Skew (Si5322 and Si5365)
The input-to-output skew for these devices is not controlled.
Table 19. Clock Output Divider Control (DIV34)
DIV34[1:0]
Output Divider Value
HH
32
HM
16
HL
10
MH
8
MM
6
ML
5
LH
4
LM
2
LL
1
Содержание Si5316 Series
Страница 2: ...Si53xx RM 2 Rev 0 52 ...
Страница 109: ...Si53xx RM Rev 0 52 109 8 3 Typical Scope Shots for SFOUT Options Figure 46 sfout_2 CMOS Figure 47 sfout_3 lowSwingLVDS ...
Страница 110: ...Si53xx RM 110 Rev 0 52 Figure 48 sfout_5 LVPECL Figure 49 sfout_6 CML ...
Страница 111: ...Si53xx RM Rev 0 52 111 Figure 50 sfout_7 LVDS ...
Страница 127: ...Si53xx RM Rev 0 52 127 Figure 66 155 52 MHz In 622 08 MHz Out Loop BW 7 Hz Si5324 ...
Страница 128: ...Si53xx RM 128 Rev 0 52 Figure 67 19 44 MHz In 156 25 MHz Out Loop BW 80 Hz ...
Страница 129: ...Si53xx RM Rev 0 52 129 Figure 68 19 44 MHz In 156 25 MHz Out Loop BW 5 Hz Si5324 ...
Страница 130: ...Si53xx RM 130 Rev 0 52 Figure 69 27 MHz In 148 35 MHz Out Light Trace BW 6 Hz Dark Trace BW 110 Hz Si5324 ...
Страница 131: ...Si53xx RM Rev 0 52 131 Figure 70 61 44 MHz In 491 52 MHz Out Loop BW 7 Hz Si5324 ...
Страница 132: ...Si53xx RM 132 Rev 0 52 Figure 71 622 08 MHz In 672 16 MHz Out Loop BW 6 9 kHz ...
Страница 133: ...Si53xx RM Rev 0 52 133 Figure 72 622 08 MHz In 672 16 MHz Out Loop BW 100 Hz ...
Страница 134: ...Si53xx RM 134 Rev 0 52 Figure 73 156 25 MHz In 155 52 MHz Out ...
Страница 139: ...Si53xx RM Rev 0 52 139 Figure 78 86 685 MHz In 173 371 MHz Out ...
Страница 140: ...Si53xx RM 140 Rev 0 52 Figure 79 86 685 MHz In 693 493 MHz Out ...
Страница 142: ...Si53xx RM 142 Rev 0 52 Figure 81 10 MHz In 1 GHz Out ...
Страница 174: ...Si53xx RM 174 Rev 0 52 Figure 99 Si5374 Si5375 DSPLL A ...
Страница 175: ...Si53xx RM Rev 0 52 175 Figure 100 Si5374 Si5375 DSPLL B ...
Страница 176: ...Si53xx RM 176 Rev 0 52 Figure 101 Si5374 Si5375 DSPLL C ...