iv
SiFive Core IP FPGA Eval Kit User Guide v3p0
5.2
Default Demo Program
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
5.2.1
Terminal Log
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
6
Software Development Flow
15
6.1
Supported Platforms
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
6.2
Software Development Using Freedom Studio IDE
. . . . . . . . . . . . . . . . . . 15
6.3
Software Development Using Freedom E SDK Command Line Tools
. . . . . . . 15
6.3.1
Setting Up Freedom-E-SDK
. . . . . . . . . . . . . . . . . . . . . . . . . 16
6.3.2
Cloning the Repository
. . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
6.4
Freedom E SDK Arty BSP
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
6.5
Example Programs
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
6.6
Using the Freedom E SDK
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
6.6.1
Building an Example
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
6.6.2
Uploading to the Target Board
. . . . . . . . . . . . . . . . . . . . . . . . 18
6.6.3
Debugging a Target Program
. . . . . . . . . . . . . . . . . . . . . . . . 19
6.6.4
Cleaning a Target Program Build Directory
. . . . . . . . . . . . . . . . . 19
6.6.5
Create a Standalone Project
. . . . . . . . . . . . . . . . . . . . . . . . . 19
7
E2 Core IP FPGA Eval Kit MCS Image Contents
21
7.1
Core IP FPGA Eval Kit Memory Map
. . . . . . . . . . . . . . . . . . . . . . . . . 21
7.2
Core IP FPGA Eval Kit Clock and Reset
. . . . . . . . . . . . . . . . . . . . . . . 21
7.3
Core IP FPGA Eval Kit Pinout
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
8
E3 / S5 Core IP FPGA Eval Kit MCS Image Contents
25
8.1
Core IP FPGA Eval Kit Memory Map
. . . . . . . . . . . . . . . . . . . . . . . . . 25
8.2
Core IP FPGA Eval Kit Clock and Reset
. . . . . . . . . . . . . . . . . . . . . . . 25
8.3
Core IP FPGA Eval Kit Pinout
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
9
E7 / S7 MCS Image Contents
29
9.1
Core IP FPGA Eval Kit Memory Map
. . . . . . . . . . . . . . . . . . . . . . . . . 29
9.2
Core IP FPGA Eval Kit Clock and Reset
. . . . . . . . . . . . . . . . . . . . . . . 29
9.3
Core IP FPGA Eval Kit Pinout
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
10 For More Information
33
Содержание E2* Core IP Series
Страница 1: ...SiFive Core IP FPGA Eval Kit User Guide v3p0 SiFive Inc ...
Страница 2: ...2 SiFive Core IP FPGA Eval Kit User Guide v3p0 ...
Страница 4: ...ii SiFive Core IP FPGA Eval Kit User Guide v3p0 ...
Страница 8: ...vi SiFive Core IP FPGA Eval Kit User Guide v3p0 ...
Страница 10: ...2 SiFive Core IP FPGA Eval Kit User Guide v3p0 ...
Страница 16: ...8 SiFive Core IP FPGA Eval Kit User Guide v3p0 ...
Страница 28: ...20 SiFive Core IP FPGA Eval Kit User Guide v3p0 ...
Страница 30: ...22 SiFive Core IP FPGA Eval Kit User Guide v3p0 Figure 7 1 E2 Core IP FPGA Eval Kit Block Diagram ...
Страница 34: ...26 SiFive Core IP FPGA Eval Kit User Guide v3p0 Figure 8 1 E3 S5 Core IP FPGA Eval Kit Block Diagram ...
Страница 38: ...30 SiFive Core IP FPGA Eval Kit User Guide v3p0 Figure 9 1 E7 S7 Core IP FPGA Eval Kit Block Diagram ...