
Analog-to-Digital Converter/Brownout Detector
LH75400/01/10/11 (Preliminary) User’s Guide
23-14
6/25/03
23.3.2.5 Power Configuration Register
PC is the Power Configuration Register. The active bits used in this register are
Read/Write.
In this register, the clock divider bits are programmed to set the divider of the system clock
for analog operation. Program bits [3:0] to the number of conversions necessary, depend-
ing on the conversion.
NOTE: Allow two A2DCLK cycles between successive write cycles to this register. Otherwise, ADC behavior
can become erratic.
Table 23-11. PC Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
///
CLKSEL
PWM
REFEN
///
NOC
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
R
RW
RW
RW
RW
ADDR
0xFF 0x10
Table 23-12. PC Register Definitions
BIT
NAME
DESCRIPTION
31:15
///
Reserved
Read as zero.
14:11
///
Reserved
Write as zero.
10:8 CLKSEL
Clock Select
000 = Clock oscillator (nominally 14.7456 MHz)
001 = Clock oscillator /2
010 = Clock oscillator /4
011 = Clock oscillator /8
100 = Clock oscillator /16
101 = Clock oscillator /32
110 = Clock oscillator /64
111 = Clock oscillator /128
If the nominal value is used, the only valid settings are 011, 100, 101, and 110.