
LH75400/01/10/11 (Preliminary) User’s Guide
Real-Time Clock
6/17/03
17-9
17.3.2.7 Read/Write Load Register 1
LR1 is the Upper 16-bit Read/Write Load Register. Writes to this register load the most-
significant 16 bits of an Intermediate Register. The Intermediate Register is not loaded into
the free-running counter until the rising edge of CLK1HZ. LR0 should be written to first,
followed by LR1, when the counter is to be reinitialized. Reads return the last written value.
NOTE: The reset value of this register’s bits is indeterminate.
Table 20. LR1 Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
RTCLR1
RESET
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
ADDR
0xFF 0x18
Table 21. LR1 Register Definitions
BIT
NAME
FUNCTION
31:16
///
Reserved
15:0
RTCLR1 RTC Load Register 1
Specifies the upper 16-bit Counter Load Register.