
Reset, Clock, and Power Controller
LH75400/01/10/11 (Preliminary) User’s Guide
9-16
7/15/03
9.3.2.11 LCD Clock Prescaler Register
LCDPrescaler is the LCD Clock Prescaler Register. The active bits used in this register
are Read/Write.
This register divides down the LCD clock frequencies using the appropriate formula:
• If LCDPrescaler > 0:
ƒ(LCD) = ƒ(HCLK) ÷ (2 * LCDPrescaler)
• If LCDPrescaler = 0:
ƒ(LCD) = ƒ(HCLK)
Table 9-26 shows the valid values for LCDPrescaler and the resulting internal clock
frequency. All other LCDPrescaler values are invalid.
Table 9-24. LCDPrescaler Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
LCDPRESCALER
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
RW
RW
RW
RW
RW
RW
RW
RW
ADDR
0xFF 0x40
Table 9-25. LCDPrescaler Register Definitions
BITS
FIELD NAME
DESCRIPTION
31:8
///
Reserved
Writing to these bits has no effect. Reading returns 0.
7:0
LCDPRESCALER
LCD Clock Frequencies
Divides down the LCD clock frequencies
(see Table 9-26).
Table 9-26. LCDPrescaler Register Values
LCDPRESCALER
DIVIDER
VALUE
ƒ(LCD)
00000000 (default)
1
ƒ
(HCLK)
00000001
2
ƒ
(HCLK)/2
00000010
4
ƒ
(HCLK)/4
00000100
8
ƒ
(HCLK)/8
00001000
16
ƒ
(HCLK)/16
00010000
32
ƒ
(HCLK)/32
00100000
64
ƒ
(HCLK)/64
01000000
128
ƒ
(HCLK)/128
10000000
256
ƒ
(HCLK)/256