
LH75400/01/10/11 (Preliminary) User’s Guide
Static Memory Controller
6/17/03
7-19
7.3.2.4 Configuration Register for Memory Bank 3
BCR3 is the Configuration Register for Memory Bank 3.
Table 7-16. BCR3 Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
MW
BM
WP
WPE
R
R
BUSERR
///
RESET
0
0
0
1
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
RW
RW
RW
RW
RW
RW
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
WST2
RBLE
WST1
///
IDCY
RESET
1
1
1
1
1
1
1
1
1
1
1
0
1
1
1
1
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
R
RW
RW
RW
RW
ADDR
0xFF 0x0C
Table 7-17. BCR3 Register Definitions
BITS
NAME
DESCRIPTION
31:30
///
Reserved
Do not write. Must be set to 00. Unpredictable behavior if set to
any other value. Read as zero.
29:28
MW
Memory Width
00 = 8-bit
01 = 16-bit
10 = Reserved
11 = Reserved
The MW field defaults to different values for each memory bank at reset.
See Table 7-18.
27
BM
Burst Mode
0 = Non-burst device. (Default)
1 = Burst ROM
26
WP
Write Protect
0 = SRAM, not write protected (Default)
1 = ROM, burst ROM and write-protected SRAM
25
WPERR
Write Protect Error Status Flag
0 = No error (Default)
1 = Write-protect error
Writing a 1 to this bit clears the write-protect error-status flag.
24
BUSERR
Bus Transfer Error Status Flag
0 = No error (Default)
1 = Bus-transfer error
Writing a 1 to this bit clears the bus-transfer error-status flag.
23:16
///
Reserved
Do not write. Do not modify. Unpredictable behavior when read.