
LH75400/01/10/11 (Preliminary) User’s Guide
Analog-to-Digital Converter/Brownout Detector
6/25/03
23-13
23.3.2.4 Interrupt Masking/Enabling Register
IM is the Interrupt Masking/Enabling Register. The active bits used in this register are
Read/Write.
This register contains seven bits that enable the interrupts. Software can read the Interrupt
Status bits through the IS Register, even if corresponding mask bits are set in this register.
Clearing the mask bits clears the pin-level interrupts, but not the interrupt status. The
status bits are ANDed with the mask bits to create the pin-level interrupts.
Table 23-9. IM Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
INT
E
N
///
BOMSK
PMSK
EO
SMSK
FW
MSK
FO
MSK
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
RW
R
RW
RW
RW
RW
RW
ADDR
0xFF 0x0C
Table 23-10. IM Register Definitions
BIT
NAME
DESCRIPTION
31:7
///
Reserved
Read as zero.
6 INTEN
Interrupt Enable
0 = Disables global interrupt.
1 = Enables global interrupt.
5
///
Reserved
Unpredictable when read.
4 BOMSK
Brown-Out Interrupt Enable
0 = Disable
1 = Enable
3 PMSK
Pen Interrupt Enable
0 = Disable
1 = Enable
2 EOSMSK
End-of-Sequence Interrupt Enable
0 = Disable
1 = Enable
1 FWMSK
FIFO Watermark Interrupt Enable
0 = Disable
1 = Enable
0 FOMSK
FIFO Overrun Interrupt Enable
0 = Disable
1 = Enable