
6/17/03
20-1
Chapter 20
UART2
The UART2 peripheral offers similar functionality to the industry standard 82510. It per-
forms serial-to-parallel conversion on data received from a peripheral device and parallel-
to-serial conversion on data transmitted to the peripheral device. The CPU reads and
writes data and control/status information through the AMBA APB interface. The transmit
and receive paths are buffered with internal FIFO memories that support a programmable
depth from 1 to 4.
Figure 20-1 shows a block diagram of the UART.
Figure 20-1. UART2 Block Diagram
LH754xx-14
BUS
INTERFACE
Tx FIFO
TRANSMITTER
APB
INTERRUPT
TO VIC
BAUD RATE
GENERATORS/TIMERS
Rx FIFO
RECEIVER
UART2TX
UART2RX