R01UH0823EJ0100 Rev.1.00
Page 1640 of 1823
Jul 31, 2019
RX23W Group
47. Comparator B (CMPBa)
47.2.4
Comparator B1 Interrupt Control Register (CPB1INT)
Note 1. The IR104.IR flag may become 1 (interrupt request is generated) when the CPB0INTPL bit is modified, and the IR105.IR flag
may become 1 (interrupt request is generated) when the CPB1INTPL bit is modified. For details, refer to section 15, Interrupt
Controller (ICUb).
Note 2. The CPBnINTPL bit setting is valid only when the CPBnINTEG bit is 0 (single edge is selected as the comparator interrupt
edge).
Address: 0008 C5A3h
b7
b6
b5
b4
b3
b2
b1
b0
—
CPB3I
NTPL
CPB3I
NTEG
CPB3I
NTEN
—
CPB2I
NTPL
CPB2I
NTEG
CPB2I
NTEN
Value after reset:
0
0
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b0
Comparator B2 Interrupt Enable
0: Disabled
1: Enabled
R/W
b1
Comparator B2 Interrupt Edge Select*
0: Single edge
1: Both edges
R/W
b2
Comparator B2 Interrupt Edge Polarity
Select*
0: Falling edge
1: Rising edge
R/W
b3
—
Reserved
This bit is read as 0. The write value should be 0.
R/W
b4
Comparator B3 Interrupt Enable
0: Disabled
1: Enabled
R/W
b5
Comparator B3 Interrupt Edge Select*
0: Single edge
1: Both edges
R/W
b6
Comparator B3 Interrupt Edge Polarity
Select*
0: Falling edge
1: Rising edge
R/W
b7
—
Reserved
This bit is read as 0. The write value should be 0.
R/W