C - 1
1.
Items revised or added in this version
Refer to 2. “Items revised or added in previous versions” for the items revised or added in previous versions.
REVISION HISTORY
M16C/64C Group User's Manual: Hardware
Rev.
Date
Description
Page
Summary
1.10
Jul 31, 2012
Overview
4
Table 1.3 Product List (N-Version), Table 1.4 Product List (D-Version):
Changed development statuses.
Resets
46
6.2.1 Processor Mode Register 0 (PM0):
Added the description regarding PM02, PM04 to PM07 to the register explanation.
54
6.4.3 Power-On Reset Function: Changed “the rise gradient is trth or more” to “the rise gradient is
trth” in the second line of the first paragraph.
54
Figure 6.5 Power-On Reset Circuit and Operation Example: Changed tw(por1) to tw(por).
Clock Generator
84
Figure 8.1 System Clock Generator:
Changed a part of the configuration in the PLL frequency synthesizer.
86
8.2.1 Processor Mode Register 0 (PM0):
Added the description regarding PM02, PM04 to PM07 to the register explanation.
99
8.3.4 Sub Clock (fC): Deleted P8_5 in the parenthesis in step (1).
Processor Mode
132
10.2.1 Processor Mode Register 0 (PM0):
Added the description regarding PM02, PM04 to PM07 to the register explanation.
133
10.2.2 Processor Mode Register 1 (PM1):
Added the description regarding PM11, PM14 and PM15 to the register explanation.
Bus
148
Table 11.8 Pin Functions for Each Processor Mode:
• Added note 7.
• Changed the Memory Expansion Mode column for P3_0.
Programmable I/O Ports
173, 174
Figure 13.8 I/O Ports (N-channel Open Drain Output), Figure 13.9 I/O Ports (
NMI
):
Partially modified.
Three-Phase Motor Control Timer Function
329, 349,
354
Table 19.2 Three-Phase Motor Control Timer Function Specifications (2/2), Table 19.9 Three-
Phase Mode 0 Specifications, and Table 19.12 Three-Phase Mode 1 Specifications:
Modified the Specification column of the Three-phase PWM output width.
Remote Control Signal Receiver
419
Figure 22.4 Setting Values of the Header Pattern and Data Patterns: Added the explanation.
434
Table 22.13 Registers and Setting Values in Pattern Match Mode (Combined Operation) (1/2):
Changed the PMC1 column of the PMCiCON1 register for bits TYP0 and TYP1.
449
22.5.4 Combined Operation: Added.
Serial Interface UARTi (i = 0 to 2, 5 to 7)
458
23.2.2 UARTi Transmit/Receive Mode Register (UiMR) (i = 0 to 2, 5 to 7):
Added the description regarding I
2
C mode.
459, 463
23.2.4 UARTi Transmit Buffer Register (UiTB) (i = 0 to 2, 5 to 7), 23.2.7 UARTi Receive Buffer
Register (UiRB) (i = 0 to 2, 5 to 7): Modified the Reset Value.
489
Table 23.15 I/O Pin Functions in I
2
C Mode: Added note 1.
Multi-master I
2
C-bus Interface
581
25.5.3 Low/High-level Input Voltage and Low-level Output Voltage: Added.
CRC Calculator
653
29.2.3 CRC Data Register (CRCD): Added the explanation.
655
Figure 29.2 CRC Calculation When Using CRC-CCITT and Figure 29.3 CRC Calculation When
Using CRC-16: Changed.
Flash Memory
660
30.3.1 Flash Memory Control Register 0 (FMR0):
Changed the description of steps in the FMSTP bit explanation.
Usage Notes
788
32.16.4 Combined Operation: Added.
794
32.19.3 Low/High-level Input Voltage and Low-level Output Voltage: Added
Содержание M16C Series
Страница 846: ...M16C 64C Group R01UH0092EJ0110...