R01UH0092EJ0110 Rev.1.10
Page 428 of 807
Jul 31, 2012
M16C/64C Group
22. Remote Control Signal Receiver
Table 22.10
Registers and Setting Values in Pattern Match Mode (Independent Operation) (1/2)
Register
Bit
Function
PMC0
PMC1
PMCiCON0
EN
Set to 1.
Set to 1.
SINV
Select input signal polarity.
Select input signal polarity.
FIL
Select filter enabled or
disabled.
Select filter enabled or
disabled.
EHOLD
Select receive error holding
period.
-
HDEN
Select header enabled or
disabled.
Select header enabled or
disabled.
SDEN
Select special data enabled or
disabled.
-
DRINT0
Select receive interrupt
generating condition.
-
DRINT1
PMCiCON1
TYP0
Select measuring object.
Select measuring object.
TYP1
CSS
Set to 0.
-
EXSDEN
Set to 0.
-
EXHDEN
Set to 0.
-
PMCiCON2
ENFLG
Flag indicating PMC0
operated/stopped.
Flag indicating PMC1
operated/stopped.
INFLG
Input signal flag
Input signal flag
CEFLG
Not used.
Not used.
CEINT
Set to 0.
Set to 0.
PSEL0
Set to 01b.
Select input pin.
PSEL1
PMCiCON3
CRE
Set to 0.
Set to 0.
CFR
Set to 0.
Set to 0.
CST
Set to 0.
Set to 0.
PD
Set to 0.
Set to 0.
CSRC0
Select clock source
Select clock source
CSRC1
CDIV0
Select count source divisor.
Select count source divisor.
CDIV1
PMCiSTS
CPFLG
Compare match flag
-
REFLG
Receive error flag
Receive error flag
DRFLG
Data receiving flag
Data receiving flag
BFULFLG
Receive buffer full flag
-
PTHDFLG
Header pattern match flag
Header pattern match flag
PTD0FLG
Data 0 pattern match flag
Data 0 pattern match flag
PTD1FLG
Data 1 pattern match flag
Data 1 pattern match flag
SDFLG
Special pattern match flag
-
i = 0, 1
-: Unimplemented bits in PMC1
Note:
1.
This table does not describe a procedure.
Содержание M16C Series
Страница 846: ...M16C 64C Group R01UH0092EJ0110...