2002 Nov 22
24
NXP Semiconductors
Preliminary specification
48 kHz IEC 60958 audio DAC
UDA1352TS
12 REGISTER MAPPING
Table 17
Register map of control settings (write)
Table 18
Register map of status bits (read-out)
REGISTER
ADDRESS
FUNCTION
System settings
01H
SPDIF mute setting
03H
power-down settings
Interpolator
10H
volume control left and right
12H
sound feature mode, treble and bass boost
13H
mute
14H
polarity
SPDIF input settings
30H
SPDIF input settings
Software reset
7FH
restore L3-bus default values
REGISTER
ADDRESS
FUNCTION
Interpolator
18H
interpolator status
SPDIF input
59H
SPDIF status
5AH
channel status bits left [15:0]
5BH
channel status bits left [31:16]
5CH
channel status bits left [39:32]
5DH
channel status bits right [15:0]
5EH
channel status bits right [31:16]
5FH
channel status bits right [39:32]
FPLL
68H
FPLL status