UM10147_2
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 02 — 28 April 2008
41 of 134
NXP Semiconductors
UM10147
P89LPC952/954 User manual
Table 25.
Port output configuration
Port pin
Configuration SFR bits
PxM1.y
PxM2.y
Alternate usage
Notes
P0.0
P0M1.0
P0M2.0
KBIO, CMP2, AD05
P0.1
P0M1.1
P0M2.1
KBI1, CIN2B, AD00
Refer to
for
usage as analog inputs.
P0.2
P0M1.2
P0M2.2
KBI2, CIN2A, AD01
P0.3
P0M1.3
P0M2.3
KBI3, CIN1B, AD02
P0.4
P0M1.4
P0M2.4
KBI4, CIN1A, AD03
P0.5
P0M1.5
P0M2.5
KBI5, CMPREF
P0.6
P0M1.6
P0M2.6
KBI6, CMP1
P0.7
P0M1.7
P0M2.7
KBI7, T1
P1.0
P1M1.0
P1M2.0
TXD
P1.1
P1M1.1
P1M2.1
RXD
P1.2
P1M1.2
P1M2.2
T0, SCL
Input-only or open-drain
P1.3
P1M1.3
P1M2.3
INTO, SDA
input-only or open-drain
P1.4
P1M1.4
P1M2.4
INT1
P1.5
P1M1.5
P1M2.5
RST
P1.6
P1M1.6
P1M2.6
OCB
P1.7
P1M1.7
P1M2.7
OCC, AD04
P2.0
P2M1.0
P2M2.0
ICB, AD07
P2.1
P2M1.1
P2M2.1
OCD, AD06
P2.2
P2M1.2
P2M2.2
MOSI
P2.3
P2M1.3
P2M2.3
MISO
P2.4
P2M1.4
P2M2.4
SS
P2.5
P2M1.5
P2M2.5
SPICLK
P3.0
P3M1.0
P3M2.0
CLKOUT, XTAL2
P3.1
P3M1.1
P3M2.1
XTAL1
P4.0
P4M1.0
P4M2.0
P4.1
P4M1.1
P4M2.1
TRIG
P4.2
P4M1.2
P4M2.2
TXD1
P4.3
P4M1.3
P4M2.3
RXD1
P4.4
P4M1.4
P4M2.4
P4.5
P4M1.5
P4M2.5
TDI
P4.6
P4M1.6
P4M2.6
P4.7
P4M1.7
P4M2.7
TCLK
P5.0
P5M1.0
P5M2.0
P5.1
P5M1.1
P5M2.1
P5.2
P5M1.2
P5M2.2
P5.3
P5M1.3
P5M2.3
P5.4
P5M1.4
P5M2.4
P5.5
P5M1.5
P5M2.5
P5.6
P5M1.6
P5M2.6
P5.7
P5M1.7
P5M2.7