xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
UM10
147_
2
©
NXP
B.V
. 2008.
Al
l r
ig
h
ts
r
e
s
e
rv
ed.
User m
a
nu
al
Rev
. 0
2
— 28 Ap
ril 2008
14 of
134
N
X
P Semi
conductor
s
UM10147
P8
9LPC95
2/95
4 Us
er man
u
al
IEN0*
Interrupt
enable 0
A8H
EA
EWDRT
EBO
ES/ESR
ET1
EX1
ET0
EX0
00
0000 0000
Bit address
EF
EE
ED
EC
EB
EA
E9
E8
IEN1*
Interrupt
enable 1
E8H
-
EST
-
-
ESPI
EC
EKBI
EI2C
00x0 0000
IEN2
Interrupt
enable 2
D5H
-
-
-
-
EST1
ES1/ESR1
EADC
-
00x0 0000
Bit address
BF
BE
BD
BC
BB
BA
B9
B8
IP0*
Interrupt
priority 0
B8H
-
PWDRT
PBO
PS/PSR
PT1
PX1
PT0
PX0
x000 0000
IP0H
Interrupt
priority 0 high
B7H
-
PWDRTH
PBOH
PSH/
PSRH
PT1H
PX1H
PT0H
PX0H
00
x000 0000
Bit address
FF
FE
FD
FC
FB
FA
F9
F8
IP1*
Interrupt
priority 1
F8H
-
PST
-
-
PSPI
PC
PKBI
PI2C
00x0 0000
IP1H
Interrupt
priority 1 high
F7H
-
PSTH
-
-
PSPIH
PCH
PKBIH
PI2CH
00x0 0000
IP2
Interrupt
priority 2
D6H
-
-
-
-
PEST1
PES1/
PESR1
PADC
-
00
00x0 0000
IP2H
Interrupt
priority 2 high
D7H
-
-
-
-
PEST1H
PES1H/
PESR1H
PADCH
-
00
00x0 0000
KBCON
Keypad control
register
94H
-
-
-
-
-
-
PATN
_SEL
KBIF
xxxx xx00
KBMASK
Keypad
interrupt mask
register
86H
00
0000 0000
KBPATN
Keypad pattern
register
93H
FF
1111 1111
Bit address
87
86
85
84
83
82
81
80
P0*
Port 0
80H
T1/KB7
CMP1
/KB6
CMPREF
/KB5
CIN1A
/KB4
CIN1B
/KB3
CIN2A
/KB2
CIN2B
/KB1
CMP2
/KB0
Bit address
97
96
95
94
93
92
91
90
P1*
Port 1
90H
-
-
RST
INT1
INT0/SDA
T0/SCL
RXD0
TXD0
Table 2.
Special function registers
…continued
* indicates SFRs that are bit addressable.
Name
Description
SFR
addr.
Bit functions and addresses
Reset value
MSB
LSB
Hex
Binary