UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
42 of 268
NXP Semiconductors
UM10413
MPT612 User manual
10.6 Other system controls
Some aspects of controlling MPT612 operation that do not fit into peripheral or other
registers are grouped as shown below.
10.6.1 System control and status flags register (SCS - 0xE01F C1A0)
10.7 Memory
mapping
control
The Memory Mapping Control alters the mapping of the interrupt vectors that appear
beginning at address 0x0000 0000. This allows code running in different memory spaces
to have control of the interrupts.
(1) See
Figure 14 “Reset block diagram including the wake-up timer” on page 54
.
Fig 11. External interrupt logic
R
S
Q
D
Q
S
GLITCH
FILTER
wake-up enable
(one bit of EXTWAKE)
APB Read
of EXTWAKE
EINTi to wake-up
timer
(1)
PCLK
PCLK
interrupt flag
(one bit of EXTINT)
APB read of
EXTINT
to VIC
1
EINTi
APB Bus Data
EXTMODEi
reset
write 1 to EXTINTi
EXTPOLARi
R
S
Q
PCLK
D
Q
aaa-000576
Table 42.
System control and status flags register (SCS - address 0xE01F C1A0) bit description
Bit
Symbol
Value
Description
Reset
value
0
GPIO0M
GPIO port 0 mode selection
0
0
GPIO port 0 is accessed via APB addresses
1
high-speed GPIO is enabled on GPIO port 0, accessed via addresses in the
on-chip memory range; this mode includes the port masking feature described in
Section 13.4.2 “Fast GPIO mask register (FIOMASK, FIO0MASK - 0x3FFF C010)”
on page 69
31:1
-
reserved, user software must not write logic 1s to reserved bits; value read from a
reserved bit is not defined
n/a