UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
198 of 268
NXP Semiconductors
UM10413
MPT612 User manual
23. WatchDog Timer (WDT)
23.1 Features
•
Internally resets chip if not periodically reloaded
•
Supports Debug mode
(1) The capture registers are not available on TIMER3.
Fig 59. Timer3 block diagram
=
=
=
=
aaa-000622
INTERRUPT REGISTER
CONTROL
EXTERNAL MATCH REGISTER
MATCH CONTROL REGISTER
MATCH REGISTER 3
MATCH REGISTER 2
MATCH REGISTER 1
MATCH REGISTER 0
CAPTURE CONTROL REGISTER
TIMER CONTROL REGISTER
PRESCALE REGISTER
LOAD[3:0]
RESET ON MATCH
STOP ON MATCH
CAP2[2:0]
MATn[3:0]
INTERRUPT
CAPTURE REGISTER 0
(1)
TIME COUNTER
CSN
reset
enable
MAXVAL
CE
TCI
PCLK
CAPTURE REGISTER 1
(1)
CAPTURE REGISTER 2
(1)
PRESCALE COUNTER