UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
256 of 268
continued >>
NXP Semiconductors
UM10413
MPT612 User manual
30. Tables
Table 1. MPT612 device information . . . . . . . . . . . . . . . .4
Table 2. APB peripheries and base addresses . . . . . . .10
Table 3. ARM exception vector locations . . . . . . . . . . . 11
Table 4. MPT612 memory mapping modes . . . . . . . . . . 11
Table 5. MAM Responses to program accesses of various
types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .16
Table 6. MAM responses to data accesses of various
types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .16
description . . . . . . . . . . . . . . . . . . . . . . . . . . . .17
Table 9. MAM Timing register (MAMTIM - address
0xE01F C004) bit description . . . . . . . . . . . . .18
Table 10. Suggestions for MAM timing selection . . . . . . .18
Table 11. VIC register map . . . . . . . . . . . . . . . . . . . . . . .19
Table 12. Software interrupt register (VICSoftInt - address
0xFFFF F018) bit allocation . . . . . . . . . . . . . . .21
Table 13. Software interrupt register (VICSoftInt - address
0xFFFF F018) bit description . . . . . . . . . . . . . .21
Table 14. Software interrupt clear register (VICSoftIntClear -
address 0xFFFF F01C) bit allocation . . . . . . .22
Table 15. Software interrupt clear register (VICSoftIntClear -
address 0xFFFF F01C) bit description . . . . . .22
Table 16. Raw interrupt status register (VICRawIntr -
address 0xFFFF F008) bit allocation . . . . . . . .22
Table 17. Raw interrupt status register (VICRawIntr -
address 0xFFFF F008) bit description . . . . . . .23
Table 18. Interrupt enable register (VICIntEnable - address
0xFFFF F010) bit allocation . . . . . . . . . . . . . . .23
Table 19. Interrupt enable register (VICIntEnable - address
0xFFFF F010) bit description . . . . . . . . . . . . . .23
Table 20. Software interrupt clear register (VICIntEnClear -
address 0xFFFF F014) bit allocation . . . . . . . .24
Table 21. Software interrupt clear register (VICIntEnClear -
address 0xFFFF F014) bit description . . . . . . .24
Table 22. Interrupt select register (VICIntSelect - address
0xFFFF F00C) bit allocation . . . . . . . . . . . . . .24
Table 23. Interrupt select register (VICIntSelect - address
0xFFFF F00C) bit description . . . . . . . . . . . . .25
Table 24. IRQ Status register (VICIRQStatus - address
0xFFFF F000) bit allocation . . . . . . . . . . . . . . .25
Table 25. IRQ Status register (VICIRQStatus - address
0xFFFF F000) bit description . . . . . . . . . . . . . .25
Table 26. FIQ Status register (VICFIQStatus - address
0xFFFF F004) bit allocation . . . . . . . . . . . . . . .26
Table 27. FIQ Status register (VICFIQStatus - address
0xFFFF F004) bit description . . . . . . . . . . . . . .26
Table 28. Vector control registers 0 to 15 (VICVectCntl0 to
15 - 0xFFFF F200 to 23C) bit description . . . . 26
Table 29. Vector address registers 0 to 15 (VICVectAddr0 to
Table 30. Default vector address register (VICDefVectAddr -
address 0xFFFF F034) bit description . . . . . . 27
Table 31. Vector address register (VICVectAddr - address
0xFFFF F030) bit description . . . . . . . . . . . . . 27
Table 32. Protection enable register (VICProtection -
address 0xFFFF F020) bit description . . . . . . 27
Table 33. Connection of interrupt sources to the Vectored
Interrupt Controller (VIC) . . . . . . . . . . . . . . . . . 28
Table 34. Pin summary . . . . . . . . . . . . . . . . . . . . . . . . . . 34
Table 35. Summary of system control registers . . . . . . . 34
Table 36. Recommended values for C
X1/X2
in oscillation
mode (crystal and external components
parameters) . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
Table 37. External interrupt registers . . . . . . . . . . . . . . . 38
Table 38. External interrupt flag register (EXTINT - address
0xE01F C140) bit description . . . . . . . . . . . . . 39
Table 39. Interrupt wake-up register (INTWAKE - address
0xE01F C144) bit description . . . . . . . . . . . . . 40
Table 40. External interrupt mode register (EXTMODE -
address 0xE01F C148) bit description . . . . . . 40
Table 41. External interrupt polarity register (EXTPOLAR -
address 0xE01F C14C) bit description . . . . . . 41
Table 42. System control and status flags register (SCS -
address 0xE01F C1A0) bit description . . . . . . 42
Table 43. Memory mapping control register (MEMMAP -
address 0xE01F C040) bit description . . . . . . 43
Table 44. PLL registers . . . . . . . . . . . . . . . . . . . . . . . . . . 44
Table 45. PLL control register (PLLCON - address
0xE01F C080) bit description . . . . . . . . . . . . . 45
Table 46. PLL configuration register (PLLCFG - address
0xE01F C084) bit description . . . . . . . . . . . . . 46
Table 47. PLL status register (PLLSTAT - address
0xE01F C088) bit description . . . . . . . . . . . . . 46
Table 48. PLL Control bit combinations . . . . . . . . . . . . . 47
Table 49. PLL Feed register (PLLFEED - address
0xE01F C08C) bit description . . . . . . . . . . . . . 48
Table 50. Parameters determining PLL frequency . . . . . 48
Table 51. PLL Divider values . . . . . . . . . . . . . . . . . . . . . 49
Table 52. PLL Multiplier values . . . . . . . . . . . . . . . . . . . . 49
Table 53. Power control registers . . . . . . . . . . . . . . . . . . 50
Table 54. Power control register (PCON - address
0xE01F COCO) bit description . . . . . . . . . . . . 51