
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
UM
1041
3
A
ll inf
or
m
ati
on pr
ov
id
ed i
n thi
s
doc
umen
t is
s
ubj
ect
to l
egal
di
sc
lai
mer
s
.
© NX
P
B.V
. 20
1
1. A
ll r
ight
s
r
es
er
v
ed
.
U
ser man
u
al
Rev
. 1 —
16 Decem
ber 20
1
1
77
of 26
8
NXP Semiconductors
UM10413
MPT6
12 Use
r ma
nua
l
[1]
Reset value reflects the data stored in used bits only. It does not include the content of reserved bits.
Table 82:
UART0 register map
Name
Description
Bit functions and addresses
Access Reset
value
Address
MSB
LSB
BIT7
BIT6
BIT5
BIT4
BIT3
BIT2
BIT1
BIT0
U0RBR
receiver buffer register
8-bit read data
RO
n/a
0xE000 C000
(DLAB=0)
U0THR
transmit holding register
8-bit write data
WO
n/a
0xE000 C000
(DLAB=0)
U0DLL
divisor latch LSB
8-bit data
R/W
0x01
0xE000 C000
(DLAB=1)
U0DLM
divisor latch MSB
8-bit data
R/W
0x00
0xE000 C004
(DLAB=1)
U0IER
interrupt enable register
-
-
-
-
-
-
ABTO
IntEn
ABEO
IntEn
R/W
0x00
0xE000 C004
(DLAB=0)
-
-
-
-
-
RX Line
Status
Interrupt
Enable
THRE
Interrupt
Enable
RBR
Interrupt
Enable
U0IIR
interrupt ID register
-
-
-
-
-
-
ABTOInt ABEOInt RO
0x01
0xE000 C008
FIFO Enable
-
-
Interrupt Identification
Interrupt
Pending
U0FCR
FIFO control register
RX Trigger Level
-
-
-
TX FIFO
Reset
RX FIFO
Reset
FIFO
Enable
WO
0x00
0xE000 C008
U0LCR
line control register
DLAB
Break
Control
Parity Select
Parity
Enable
Stop Bit
Select
Word Length Select R/W
0x00
0xE000 C00C
U0LSR
line status register
RXFE
TEMT
THRE
BI
FE
PE
OE
RDR
RO
0x60
0xE000 C014
U0SCR
scratch pad register
8-bit data
R/W
0x00
0xE000 C01C
U0ACR
auto-baud control register
-
-
-
-
-
-
ABTO
IntClr
ABEO
IntClr
R/W
0x00
0xE000 C020
-
-
-
-
-
Auto
Restart
Mode
Start
U0FDR
fractional divider register
Reserved[31:8]
0x10
0xE000 C028
MULVAL
DIVADDVAL
U0TER
Tx enable register
TXEN
-
-
-
-
-
-
-
R/W
0x80
0xE000 C030