UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
197 of 268
NXP Semiconductors
UM10413
MPT612 User manual
22.7 Architecture
The block diagram for timer counter3 is shown in
Fig 58. A timer cycle in which PR = 2, MRx = 6, and both interrupt and stop on match are enabled
aaa-000621
PCLK
prescale
counter
2
4
5
6
0
1
2
0
timer
counter
TCR[0]
(counter enable)
interrupt
1
0