UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
259 of 268
continued >>
NXP Semiconductors
UM10413
MPT612 User manual
Table 160: A/D Control register (AD0CR - address
0xE003 4000) bit description . . . . . . . . . . . . .174
Table 161: A/D Global data register (AD0GDR - address
0xE003 4004) bit description . . . . . . . . . . . . .175
Table 162: A/D Status register (AD0STAT - address
0xE003 4030) bit description . . . . . . . . . . . . .176
Table 163. A/D Interrupt enable register (AD0INTEN -
address 0xE003 400C) bit description . . . . . .176
Table 164. A/D Data registers (ADDR0 to ADDR7 address -
0xE003 4010 to 0xE003 402C)
bit description . . . . . . . . . . . . . . . . . . . . . . . .177
Table 165. Timer counter pin description . . . . . . . . . . . .180
Table 166. Timer counter1 register map . . . . . . . . . . . . .180
Table 167: Interrupt register (IR, TIMER1: T1IR - address
0xE000 8000) bit description . . . . . . . . . . . . .181
Table 168: Timer control register (TCR, TIMER1: T1TCR -
address 0xE000 8004) bit description . . . . . .182
Table 169: Count control register (CTCR, TIMER1: T1TCR -
address 0xE000 8070) bit description . . . . . .182
Table 170: Match control register (MCR, TIMER1: T1MCR -
address 0xE000 8014) bit description . . . . . .184
Table 171: Capture control register (CCR, TIMER1: T1CCR -
address 0xE000 8028) bit description . . . . . .185
Table 172: External match register (EMR, TIMER1: T1EMR -
address 0xE000 803C) bit description . . . . . .186
Table 173. External match control . . . . . . . . . . . . . . . . .186
Table 174: PWM Control register (PWMCON, TIMER1:
Table 175. Timer counter pin description . . . . . . . . . . . .191
Table 176. Timer counter3 register map . . . . . . . . . . . . .191
Table 177: Interrupt register (IR, TIMER3: T3IR - address
0xE007 4000) bit description . . . . . . . . . . . . .192
Table 178: Timer control register (TCR, TIMER3: T3TCR -
address 0xE007 4004) bit description . . . . . .192
Table 179: Count control register (CTCR, TIMER3: T3TCR -
address 0xE007 4070) bit description . . . . . .192
Table 180: Match control register (MCR, TIMER3: T3MCR -
address 0xE007 4014) bit description . . . . . .193
Table 181: External match register (EMR, TIMER3: T3EMR -
address 0xE007 4016) bit description . . . . . .194
0xE000 0000) bit description . . . . . . . . . . . . .200
Table 187: WatchDog timer constant register (WDTC -
address 0xE000 0004) bit description . . . . . .201
Table 188: Watchdog feed register (WDFEED - address
0xE000 0008) bit description . . . . . . . . . . . . . 201
Table 189: WatchDog timer value register (WDTV - address
0xE000 000C) bit description. . . . . . . . . . . . . 201
Table 190. RTC pin description . . . . . . . . . . . . . . . . . . . 204
Table 191. Real-time clock (RTC) register map . . . . . . . 204
Table 192. Miscellaneous registers . . . . . . . . . . . . . . . . 206
Table 193: Interrupt location register (ILR - address
0xE002 4000) bit description . . . . . . . . . . . . 206
Table 194: Clock tick counter register (CTC - address
0xE002 4004) bit description . . . . . . . . . . . . 206
Table 195: Clock control register (CCR - address
0xE002 4008) bit description . . . . . . . . . . . . 207
Table 196: Counter increment interrupt register (CIIR -
address 0xE002 400C) bit description . . . . . 207
Table 197: Alarm mask register (AMR - address
0xE002 4010) bit description . . . . . . . . . . . . 208
Table 198: Consolidated time register 0 (CTIME0 - address
0xE002 4014) bit description . . . . . . . . . . . . 208
Table 199: Consolidated time register 1 (CTIME1 - address
0xE002 4018) bit description . . . . . . . . . . . . 209
Table 200: Consolidated time register 2 (CTIME2 - address
0xE002 401C) bit description . . . . . . . . . . . . 209
Table 201. Time counter relationships and values . . . . . 209
Table 202. Time counter registers . . . . . . . . . . . . . . . . . 210
Table 203. Power control registers . . . . . . . . . . . . . . . . 210
Table 204: Deep power-down control register (PWRCTRL -
address 0xE002 4040) bit description . . . . . . 211
Table 205. Alarm registers . . . . . . . . . . . . . . . . . . . . . . . 212
Table 206. Reference clock divider registers . . . . . . . . . 213
Table 207: Prescaler integer register (PREINT - address
0xE002 4080) bit description . . . . . . . . . . . . 214
Table 208: Prescaler fraction register (PREFRAC - address
0xE002 4084) bit description . . . . . . . . . . . . 214
Table 209. Prescaler cases where the integer counter reload
value is incremented . . . . . . . . . . . . . . . . . . . 215
Table 210. Recommended values for the RTC external
X1/X2
components . . . . . . 217
Table 211. Flash sectors in MPT612 . . . . . . . . . . . . . . . 223
Table 212. Code read protection options . . . . . . . . . . . . 224
Table 213. Code Read Protection hardware/software
interaction . . . . . . . . . . . . . . . . . . . . . . . . . . 224
Table 214. ISP command summary . . . . . . . . . . . . . . . . 225
Table 215. ISP Unlock command . . . . . . . . . . . . . . . . . . 225
Table 216. ISP Set Baud Rate command . . . . . . . . . . . 226
Table 217. Correlation between possible ISP baud rates and
external crystal frequency (MHz) . . . . . . . . . 226
Table 218. ISP Echo command . . . . . . . . . . . . . . . . . . . 226
Table 219. ISP Write to RAM command . . . . . . . . . . . . 227
Table 220. ISP Read memory command . . . . . . . . . . . . 227
Table 221. ISP Prepare sector(s) for write operation