UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
194 of 268
NXP Semiconductors
UM10413
MPT612 User manual
22.5.9 External match register (EMR, TIMER3: T3EMR - 0xE007 403C)
The external match register provides both control and status of the external match pins
MAT(0-3).
If the match outputs are configured as PWM output, the function of the external match
registers is determined by the PWM rules (
Section 21.5.13 “Rules for single
edge-controlled PWM outputs” on page 187
10
MR3R
1
reset on MR3: TC is reset if MR3 matches it
0
0
feature disabled
11
MR3S
1
stop on MR3: TC and PC are stopped and TCR[0] is set to logic 0 if MR3 matches TC
0
0
feature disabled
15:12
-
reserved, user software must not write logic 1s to reserved bits; value read from a
reserved bit is not defined
n/a
Table 180: Match control register (MCR, TIMER3: T3MCR - address 0xE007 4014) bit description
…continued
Bit
Symbol
Value Description
Reset
value
Table 181: External match register (EMR, TIMER3: T3EMR - address 0xE007 4016) bit description
Bit
Symbol
Description
Reset
value
0
EM0
external match 0. Reflects state of output MAT3.0, whether this output is connected to its
pin. If a match occurs between TC and MR0, this timer output can either toggle, go LOW,
go HIGH, or do nothing. Bits EMR[5:4] control the functionality of this output.
0
1
EM1
external match 1. Reflects the state of output MAT3.1, whether this output is connected to
its pin. If a match occurs between TC and MR1, this timer output can either toggle, go
LOW, go HIGH, or do nothing. Bits EMR[7:6] control the functionality of this output.
0
2
EM2
external match 2. Reflects the state of output MAT3.2, whether this output is connected to
its pin. If a match occurs between TC and MR2, this timer output can either toggle, go
LOW, go HIGH, or do nothing. Bits EMR[9:8] control the functionality of this output.
0
3
EM3
external match 3. Reflects the state of output MAT3.3, whether this output is connected to
its pin. If a match occurs between TC and MR3, this timer output can either toggle, go
LOW, go HIGH, or do nothing. Bits EMR[11:10] control the functionality of this output.
0
5:4
EMC0
external match control 0. Determines the functionality of EM0.
shows the
encoding of these bits.
00
7:6
EMC1
external match control 1. Determines the functionality of EM1.
shows the
encoding of these bits.
00
9:8
EMC2
external match control 2. Determines the functionality of EM2.
shows the
encoding of these bits.
00
11:10
EMC3
external match control 3. Determines the functionality of EM3.
shows the
encoding of these bits.
00
15:12
-
reserved, user software must not write logic 1s to reserved bits; value read from a
reserved bit is not defined
n/a