UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
24 of 268
NXP Semiconductors
UM10413
MPT612 User manual
9.4.6 Interrupt select register (VICIntSelect - 0xFFFF F00C)
This register is read/write accessible. It classifies each of the 32 interrupt requests as
contributing to FIQ or IRQ.
Table 20.
Software interrupt clear register (VICIntEnClear - address 0xFFFF F014) bit allocation
Reset value: 0x0000 0000
Bit
31
30
29
28
27
26
25
24
Symbol
-
-
-
-
TIMER3
reserved
-
-
Access
WO
WO
WO
WO
WO
WO
WO
WO
Bit
23
22
21
20
19
18
17
16
Symbol
-
-
-
-
I2C1
AD0
-
EINT2
Access
WO
WO
WO
WO
WO
WO
WO
WO
Bit
15
14
13
12
11
10
9
8
Symbol
EINT1
EINT0
RTC
PLL
SSP/SPI1
SPI0
I2C0
-
Access
WO
WO
WO
WO
WO
WO
WO
WO
Bit
7
6
5
4
3
2
1
0
Symbol
UART1
UART0
TIMER1
reserved
ARMCore1
ARMCore0
-
WDT
Access
WO
WO
WO
WO
WO
WO
WO
WO
Table 21.
Software interrupt clear register (VICIntEnClear - address 0xFFFF F014) bit description
Bit
Symbol
Value
Description
Reset
value
31:0
0
writing logic 0 leaves corresponding bit in VICIntEnable unchanged 0
1
writing logic 1 clears corresponding bit in interrupt enable register,
disabling interrupts for this request
Table 22.
Interrupt select register (VICIntSelect - address 0xFFFF F00C) bit allocation
Reset value: 0x0000 0000
Bit
31
30
29
28
27
26
25
24
Symbol
-
-
-
-
TIMER3
reserved
-
-
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
23
22
21
20
19
18
17
16
Symbol
-
-
-
-
I2C1
AD0
-
EINT2
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
15
14
13
12
11
10
9
8
Symbol
EINT1
EINT0
RTC
PLL
SSP/SPI1
SPI0
I2C0
-
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
7
6
5
4
3
2
1
0
Symbol
UART1
UART0
TIMER1
reserved
ARMCore1
ARMCore0
-
WDT
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W