UM10429
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
User manual
Rev. 1 — 20 October 2010
4 of 258
NXP Semiconductors
UM10429
Chapter 1: LPC1102 Introductory information
•
Serial interfaces:
–
UART with fractional baud rate generation, internal FIFO, and RS-485 support.
–
One SPI controller with SSP features and with FIFO and multi-protocol capabilities.
•
Clock generation:
–
12 MHz internal RC oscillator trimmed to 1% accuracy that can optionally be used
as a system clock.
–
Programmable watchdog oscillator with a frequency range of 7.8 kHz to 1.8 MHz.
–
PLL allows CPU operation up to the maximum CPU rate without the need for a
high-frequency crystal. May be run from an external clock or the internal RC
oscillator.
–
Clock output function with divider that can reflect the external clock, IRC clock,
CPU clock, and the Watchdog clock.
•
Power control:
–
Integrated PMU (Power Management Unit) to minimize power consumption during
Sleep and Deep-sleep modes.
–
Power profiles residing in boot ROM allowing to optimize performance and
minimize power consumption for any given application through one simple function
call.
–
Two reduced power modes: Sleep and Deep-sleep modes.
–
Processor wake-up from Deep-sleep mode via a dedicated start logic using up to
six of the functional pins.
–
Power-On Reset (POR).
–
Brownout detect with four separate thresholds for interrupt and forced reset.
•
Unique device serial number for identification.
•
Single 3.3 V power supply (1.8 V to 3.6 V).
•
Available as WLCSP16 package.
1.3 Ordering information
Table 1.
Ordering information
Type number
Package
Name
Description
Version
LPC1102UK
WLCSP16
wafer level chip-size package; 16 bumps; 2.17
×
2.32
×
0.6 mm
-
Table 2.
Ordering options
Type number
Flash
Total
SRAM
UART
I
2
C/
Fm+
SPI
ADC
channels
Package
LPC1102UK
32 kB
8 kB
1
-
1
5
WLCSP16