UM10429
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
User manual
Rev. 1 — 20 October 2010
39 of 258
4.1 Introduction
The PMU allows access to the power mode status.
4.2 Register description
4.2.1 Power control register
The power control register provides the flags for active or Sleep/Deep-sleep modes.
UM10429
Chapter 4: LPC1102 PMU (Power Management Unit)
Rev. 1 — 20 October 2010
User manual
Table 40.
Register overview: PMU (base address 0x4003 8000)
Name
Access
Address
offset
Description
Reset
value
PCON
R/W
0x000
Power control register
0x0
Table 41.
Power control register (PCON, address 0x4003 8000) bit description
Bit
Symbol
Value
Description
Reset
value
0
-
Reserved.
This bit must always be written as 0.
0x0
1
-
Reserved.
This bit must always be written as 0.
0
7:2
-
Reserved.
These bits must always be written as 0.
0x0
8
SLEEPFLAG
Sleep mode flag
0
0
Read: No power-down mode entered. LPC1102 is in
Active mode.
Write: No effect.
1
Read: Sleep/Deep-sleepmode entered.
Write: Writing a 1 clears the SLEEPFLAG bit to 0.
11:9
-
Reserved.
These bits must always be written as 0.
0x0
11
-
Reserved.
This bit must always be written as 0.
0x0
31:12
-
Reserved. Do not write ones to this bit.
0x0