UM10429
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
User manual
Rev. 1 — 20 October 2010
19 of 258
NXP Semiconductors
UM10429
Chapter 3: LPC1102 System configuration
3
FLASHREG
Enables clock for flash register interface.
1
0
Disabled
1
Enabled
4
FLASHARRAY
Enables clock for flash array access.
1
0
Disabled
1
Enabled
5
-
Reserved.
0
6
GPIO
Enables clock for GPIO.
1
0
Disable
1
Enable
7
CT16B0
Enables clock for 16-bit counter/timer 0.
0
0
Disable
1
Enable
8
CT16B1
Enables clock for 16-bit counter/timer 1.
0
0
Disable
1
Enable
9
CT32B0
Enables clock for 32-bit counter/timer 0.
0
0
Disable
1
Enable
10
CT32B1
Enables clock for 32-bit counter/timer 1.
0
0
Disable
1
Enable
11
SSP0
Enables clock for SPI0.
1
0
Disable
1
Enable
12
UART
Enables clock for UART. Note that the UART pins
must be configured in the IOCON block before the
UART clock can be enabled.
0
0
Disable
1
Enable
13
ADC
Enables clock for ADC.
0
0
Disable
1
Enable
14
-
Reserved
0
15
WDT
Enables clock for WDT.
0
0
Disable
1
Enable
Table 19.
System AHB clock control register (SYSAHBCLKCTRL, address 0x4004 8080) bit
description
…continued
Bit
Symbol
Value
Description
Reset
value