UM10429
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
User manual
Rev. 1 — 20 October 2010
6 of 258
NXP Semiconductors
UM10429
Chapter 1: LPC1102 Introductory information
1.5 ARM Cortex-M0 processor
The ARM Cortex-M0 processor is described in detail in
Cortex-M0 processor and core peripherals”
. For the LPC1102, the ARM Cortex-M0
processor core is configured as follows:
•
System options:
–
The Nested Vectored Interrupt Controller (NVIC) is included and supports up to 32
interrupts.
–
The system tick timer is included.
•
Debug options: Serial Wire Debug is included with two watchpoints and four
breakpoints.