UM10429
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
User manual
Rev. 1 — 20 October 2010
61 of 258
8.1 How to read this chapter
The LPC1102 is available in a WLCSP16 package.
8.2 Pin configuration
UM10429
Chapter 8: LPC1102 Pin configuration
Rev. 1 — 20 October 2010
User manual
Fig 7.
Pin configuration WLCSP16 package
D
C
B
A
1
2
3
4
ball A1
index area
Table 58.
Pin description table
Symbol
Pin
Start
logic
input
Type
Reset
state
Description
RESET/PIO0_0
yes
I
I; PU
RESET —
External reset input: A LOW on this pin resets the
device, causing I/O ports and peripherals to take on their default
states, and processor execution to begin at address 0.
I/O
-
PIO0_0 —
General purpose digital input/output pin.
PIO0_8/MISO/
CT16B0_MAT0
A2
yes
I/O
I; PU
PIO0_8 —
General purpose digital input/output pin.
I/O
-
MISO0 —
Master In Slave Out for SPI.
O
-
CT16B0_MAT0 —
Match output 0 for 16-bit timer 0.
PIO0_9/MOSI/
CT16B0_MAT1
A3
yes
I/O
I; PU
PIO0_9 —
General purpose digital input/output pin.
I/O
-
MOSI0 —
Master Out Slave In for SPI.
O
-
CT16B0_MAT1 —
Match output 1 for 16-bit timer 0.
SWCLK/
PIO0_10/
SCK/CT16B0_MAT2
A4
yes
I
I; PU
SWCLK —
Serial wire clock.
I/O
-
PIO0_10 —
General purpose digital input/output pin.
I/O
-
SCK —
Serial clock for SPI.
O
-
CT16B0_MAT2 —
Match output 2 for 16-bit timer 0.