UM10429
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
User manual
Rev. 1 — 20 October 2010
111 of 258
NXP Semiconductors
UM10429
Chapter 12: LPC1102 16-bit counter/timers (CT16B0/1)
12.7.7 Match Registers 0 to 3
The Match register values are continuously compared to the Timer Counter value. When
the two values are equal, actions can be triggered automatically. The action possibilities
are to generate an interrupt, reset the Timer Counter, or stop the timer. Actions are
controlled by the settings in the MCR register.
12.7.8 External Match Register
The External Match Register provides both control and status of the external match
channels and external match pins CT16B0_MAT[2:0] and CT16B1_MAT[1:0].
If the match outputs are configured as PWM output in the PWMCON registers
(
), the function of the external match registers is determined by the PWM
Section 12.7.10 “Rules for single edge controlled PWM outputs” on page 114
11
MR3S
Stop on MR3: the TC and PC will be stopped and TCR[0] will
be set to 0 if MR3 matches the TC.
0
1
Enabled
0
Disabled
31:12
-
Reserved, user software should not write ones to reserved bits.
The value read from a reserved bit is not defined.
NA
Table 108. Match Control Register (TMR16B0MCR - address 0x4000 C014 and
TMR16B1MCR - address 0x4001 0014) bit description
…continued
Bit
Symbol
Value Description
Reset
value
Table 109: Match registers (TMR16B0MR0 to 3, addresses 0x4000 C018 to 24 and
TMR16B1MR0 to 3, addresses 0x4001 0018 to 24) bit description
Bit
Symbol
Description
Reset
value
15:0
MATCH
Timer counter match value.
0
31:16
-
Reserved.
-