UM10429
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
User manual
Rev. 1 — 20 October 2010
110 of 258
NXP Semiconductors
UM10429
Chapter 12: LPC1102 16-bit counter/timers (CT16B0/1)
1
MR0R
Reset on MR0: the TC will be reset if MR0 matches it.
0
1
Enabled
0
Disabled
2
MR0S
Stop on MR0: the TC and PC will be stopped and TCR[0] will
be set to 0 if MR0 matches the TC.
0
1
Enabled
0
Disabled
3
MR1I
Interrupt on MR1: an interrupt is generated when MR1
matches the value in the TC.
0
1
Enabled
0
Disabled
4
MR1R
Reset on MR1: the TC will be reset if MR1 matches it.
0
1
Enabled
0
Disabled
5
MR1S
Stop on MR1: the TC and PC will be stopped and TCR[0] will
be set to 0 if MR1 matches the TC.
0
1
Enabled
0
Disabled
6
MR2I
Interrupt on MR2: an interrupt is generated when MR2
matches the value in the TC.
0
1
Enabled
0
Disabled
7
MR2R
Reset on MR2: the TC will be reset if MR2 matches it.
0
1
Enabled
0
Disabled
8
MR2S
Stop on MR2: the TC and PC will be stopped and TCR[0] will
be set to 0 if MR2 matches the TC.
0
1
Enabled
0
Disabled
9
MR3I
Interrupt on MR3: an interrupt is generated when MR3
matches the value in the TC.
0
1
Enabled
0
Disabled
10
MR3R
Reset on MR3: the TC will be reset if MR3 matches it.
0
1
Enabled
0
Disabled
Table 108. Match Control Register (TMR16B0MCR - address 0x4000 C014 and
TMR16B1MCR - address 0x4001 0014) bit description
…continued
Bit
Symbol
Value Description
Reset
value