![NXP Semiconductors Digital DNA MSC8102 Скачать руководство пользователя страница 9](http://html1.mh-extra.com/html/nxp-semiconductors/digital-dna-msc8102/digital-dna-msc8102_user-manual-and-hardware-detailed-design-description_1721674009.webp)
4 PFC_DDD_v1.3.doc
4
User Guide
4.1
Quick Start
1.
Start the Start the Codewarrior tools and ensure that the command converter is running
2.
Connect a dual supply to the 5V, 3.3V and 0V on the JP1 connector of the Base Card.
3.
The parallel command converter should also be connected to P3 on the PFC to enable JTAG
access, reference Figure 2.
Figure 2. PFC Setup
4.
Set the switch settings as per Table 2, Table 3 and Table 4.
5.
Power up the PFC, which will now automatically bootstrap in the following modes:
•
MSC8101 Boot from Flash
o
Operating frequency: 275 MHz Core/ 138 MHz CPM / 69MHz system bus
•
MSC8102 Boot through DSI
o
Operating frequency: 250MHz core/ 83MHz system bus
o
32-bit asynchronous DSI
•
JTAG of 21 cores
Each DSP LED will light after approximately 4 seconds (delay due to FPGA programming)
indicating a successful bootstrap.
6.
The user can now use the StarCore Codewarrior tools to access the DSPs. Note that the user
should ensure the following:
o
That reset on connect is NOT selected (a tools reset will restart the boot process,
preventing MSC8102 DSP JTAG access)
5V
3.3V
0V
Command
Converter
Host
Computer
5V
3.3V
0V
Command
Converter
Host
Computer
Command
Converter
Host
Computer