![NXP Semiconductors Digital DNA MSC8102 Скачать руководство пользователя страница 4](http://html1.mh-extra.com/html/nxp-semiconductors/digital-dna-msc8102/digital-dna-msc8102_user-manual-and-hardware-detailed-design-description_1721674004.webp)
iii PFC_DDD_v1.3.doc
APPENDIX B PFC BASE CARD PARTS.............................................................................................................................. 43
APPENDIX C JTAG CONFIGURATION FILE (21 CORES)............................................................................................. 44
APPENDIX D PFC LAYOUT ................................................................................................................................................. 45
FIGURES
F
IGURE
1.
MSC8102
-
P
ACKET
T
ELEPHONY
F
ARM
C
ARD
.............................................................................................................. 2
F
IGURE
2.
PFC
S
ETUP
.................................................................................................................................................................... 4
F
IGURE
3.
P
ACKET
T
ELEPHONY
F
ARM
C
ARD
A
RCHITECTURE
........................................................................................................ 8
F
IGURE
4.
SDRAM
M
ODE
R
EGISTER
S
ETTINGS
........................................................................................................................... 11
F
IGURE
5.
R
EFRESH
C
ALCULATIONS
............................................................................................................................................ 11
F
IGURE
6.
PFC
TO
DSI
I
NTERFACE
............................................................................................................................................... 13
F
IGURE
7.
A
GGREGATOR
MSC8102
I
NTERRUPT
C
ONNECTIVITY OPTIONS
................................................................................... 14
F
IGURE
8.
S
TANDARD
I
NTERRUPT
R
OUTING
................................................................................................................................ 14
F
IGURE
9.
SDRAM
M
ODE
R
EGISTER
S
ETTINGS
........................................................................................................................... 19
F
IGURE
10.
R
EFRESH
C
ALCULATIONS
........................................................................................................................................... 19
F
IGURE
11.
TDM
TO
CT
R
OUTING
............................................................................................................................................... 20
F
IGURE
12.
PORESET
S
CHEME
................................................................................................................................................... 22
F
IGURE
13.
HRESET
S
CHEME
..................................................................................................................................................... 22
F
IGURE
14.
MSC8101
A
GGREGATOR
C
LOCKING
S
CHEME
........................................................................................................... 23
F
IGURE
15.
MSC8102
AND
SDRAM
C
LOCKING
.......................................................................................................................... 23
F
IGURE
16.
S
ETTING
V
OUT WITH
R
ESISTOR
-D
IVIDER
.................................................................................................................. 24
F
IGURE
17.
JTAG
C
HAIN
............................................................................................................................................................. 30
F
IGURE
18.
MSC8101
H
OST
M
EMORY
M
AP
................................................................................................................................ 33
F
IGURE
19.
MSC8102
M
EMORY
M
AP
.......................................................................................................................................... 34
F
IGURE
20.
PFC
B
OOTSTRAP
M
ETHOD
........................................................................................................................................ 36
F
IGURE
21.
PFC
&
B
ASE
C
ARD
L
AYOUT
...................................................................................................................................... 37
F
IGURE
22.
PFC
L
AYOUT
-
T
OP
.................................................................................................................................................... 45
F
IGURE
23.
PFC
L
AYOUT
-
B
OTTOM
............................................................................................................................................ 45
TABLES
T
ABLE
1.
R
EFERENCE
D
OCUMENTS
................................................................................................................................................ 1
T
ABLE
2.
MSC8101
B
OOT FROM
F
LASH
........................................................................................................................................ 5
T
ABLE
3.
MSC8102
B
OOT THROUGH
DSI ...................................................................................................................................... 5
T
ABLE
4.
F
ULL CHAIN
(JTAG
OF
21).............................................................................................................................................. 5
T
ABLE
5.
MSC8101
D
EFAULT
R
ESET
C
ONFIGURATION
W
ORD
...................................................................................................... 5
T
ABLE
6.
MSC8101
HDI16
B
OOT
.................................................................................................................................................. 6
T
ABLE
7.
JTAG
O
PTIONS
............................................................................................................................................................... 6
T
ABLE
8.
MSC8101
M
EMORY
C
ONTROLLER
R
ESOURCES
.............................................................................................................. 9
T
ABLE
9.
PSDMR
SETTINGS
.......................................................................................................................................................... 9
T
ABLE
10.
OR
&
BR
SETTINGS
.................................................................................................................................................... 10
T
ABLE
11.
MSC8102
DSI
A
DDRESSES
......................................................................................................................................... 11
T
ABLE
12.
MSC8102
DSI
A
DDRESSES
......................................................................................................................................... 12
T
ABLE
13.
DSI
A
SYNCHRONOUS SIGNALS
................................................................................................................................... 13
T
ABLE
14.
FCC1
I
NTERFACE
........................................................................................................................................................ 15
T
ABLE
15.
MSC8101
A
GGREGATOR
FCC2
PTMC
C
ONNECTIVITY
............................................................................................. 16
T
ABLE
16.
HDI6
C
ONFIGURATION
............................................................................................................................................... 17
T
ABLE
17.
PSDMR
SETTINGS
...................................................................................................................................................... 18
T
ABLE
18.
OR
SETTINGS
.............................................................................................................................................................. 18
T
ABLE
19.
TDM
TO
CT
S
TREAM
R
OUTING
.................................................................................................................................. 21
T
ABLE
20.
MSC8101
C
LOCK FREQUENCIES
................................................................................................................................. 22
T
ABLE
21.
MSC8102
C
LOCK FREQUENCIES
................................................................................................................................. 22
T
ABLE
22.
P
N
1/J
N
1
C
ONNECTOR
P
IN
O
UT
(CPORT
I
NTERFACE
)................................................................................................. 25
T
ABLE
23.
P
N
2/J
N
2
C
ONNECTOR
P
IN
O
UT
(H
OST
P
ORT
I
NTERFACE
) ........................................................................................... 26
T
ABLE
24.
P
N
3/J
N
3
C
ONNECTOR
P
IN
O
UT
(CT
B
US
&
RMII) ...................................................................................................... 27
T
ABLE
25.
P
N
4/J
N
4
C
ONNECTOR
P
IN
O
UT
(UTOPIA) ................................................................................................................. 28
T
ABLE
26.
P
N
5/J
N
5
C
ONNECTOR
P
IN
O
UT
(E
THERNET
) ............................................................................................................... 29
T
ABLE
27.
S
WITCH
3
D
ESCRIPTIONS
............................................................................................................................................ 30
T
ABLE
28.
S
WITCH
2
D
ESCRIPTIONS
............................................................................................................................................ 30
T
ABLE
29.
MSC8101
M
EMORY
C
ONTROLLER
R
ESOURCES
.......................................................................................................... 32
T
ABLE
30.
MSC8102
M
EMORY
C
ONTROLLER
R
ESOURCES
.......................................................................................................... 33
T
ABLE
31.
MSC8101
H
ARD
R
ESET
C
ONFIGURATION
W
ORD
....................................................................................................... 34
T
ABLE
32.
MSC8102
H
ARD
R
ESET
C
ONFIGURATION
W
ORD
....................................................................................................... 35
T
ABLE
33.
UTOPIA
I
NTERFACE
................................................................................................................................................... 37
T
ABLE
34.
I2C
I
NTERFACE
........................................................................................................................................................... 38
T
ABLE
35.
HDI16
I
NTERFACE
...................................................................................................................................................... 38