342
CHAPTER 16 INTERRUPT AND TEST FUNCTIONS
User’s Manual U11302EJ4V0UM
(3) Priority specification flag registers (PR0L, PR0H)
The priority specification flag is used to set the corresponding maskable interrupt priority order.
PR0L and PR0H are set with a 1-bit or 8-bit memory manipulation instruction. If PR0L and PR0H are used
as a 16-bit register PR0, use a 16-bit memory manipulation instruction for setting.
RESET input sets these registers to FFH.
Figure 16-4. Format of Priority Specification Flag Register
Cautions 1. When the watchdog timer is used in watchdog timer mode 1, set the TMPR4 flag to 1.
2. Always set bits 5 to 7 of PR0H to 1.
TMPR0
PR0H
7
6
5
<4>
<3>
<2>
<1>
<0>
xxPR
Priority level selection
FFE9H
TMPR1
ADPR
TMPR2
KSPR
1
1
1
FFH
R/W
0
High priority level
1
Low priority level
TMPR4
PR0L
<7>
<6>
<5>
<4>
<3>
<2>
Symbol
<1>
<0>
FFE8H
PPR0
PPR2
PPR1
PPR3
CSIPR0
CSIPR1
TMPR3
Address
After reset
R/W
FFH
R/W
Содержание mPD780204
Страница 2: ...2 User s Manual U11302EJ4V0UM MEMO ...